SLASFA2B November 2024 – October 2025 MSPM0G1518 , MSPM0G1519 , MSPM0G3518 , MSPM0G3519
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| PARAMETERS | TEST CONDITIONS | Standard mode | Fast mode | Fast mode plus | UNIT | ||||
|---|---|---|---|---|---|---|---|---|---|
| MIN | MAX | MIN | MAX | MIN | MAX | ||||
| fI2C | I2C input clock frequency | 2 | 32 | 8 | 32 | 20 | 32 | MHz | |
| fSCL | SCL clock frequency | 0.025 | 0.1 | 0.4 | 1 | MHz | |||
| tHD,STA | Hold time (repeated) START | 4 | 0.6 | 0.26 | us | ||||
| tLOW | LOW period of the SCL clock | 4.7 | 1.3 | 0.5 | us | ||||
| tHIGH | High period of the SCL clock | 4 | 0.6 | 0.26 | us | ||||
| tSU,STA | Setup time for a repeated START | 4.7 | 0.6 | 0.26 | us | ||||
| tHD,DAT | Data hold time | 0 | 0 | 0 | ns | ||||
| tSU,DAT | Data setup time | 250 | 100 | 50 | ns | ||||
| tSU,STO | Setup time for STOP | 4 | 0.6 | 0.26 | us | ||||
| tBUF | bus free time between a STOP and START condition | 4.7 | 1.3 | 0.5 | us | ||||
| tVD;DAT | data valid time | 3.45 | 0.9 | 0.45 | us | ||||
| tVD;ACK | data valid acknowledge time | 3.45 | 0.9 | 0.45 | us | ||||