SLASFA2B November 2024 – October 2025 MSPM0G1518 , MSPM0G1519 , MSPM0G3518 , MSPM0G3519
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|---|---|
| fADCCLK | ADC clock frequency | 4 | 48 | MHz | |||
| tADC trigger | Software trigger minimum width | 3 | ADCCLK cycles | ||||
| tSample | Sampling time | 12-bit mode, RS = 50Ω, Cpext = 10pF | 62.5 | ns | |||
| tSample_DAC | Sampling time with DAC as input | 0.5 | µs | ||||
| tSample_SupplyMon | Sample time with Supply Monitor (VDD/3) | 5 | µs | ||||