SBASAL2 November 2025 ADC32RF72
PRODUCTION DATA
To maximize the SNR performance of the ADC, a very low jitter (< 50fs) sampling clock is required. Figure 8-2 shows the estimated SNR performance versus input frequency versus external clock jitter. The internal ADC aperture jitter also has some dependency to the clock amplitude (gets more sensitive with higher input frequency) as shown in Figure 8-3. When using averaging or decimation, the SNR for a single ADC core must be estimated first before adding the SNR improvement from internal averaging or decimation.