SLVSIM8A June 2025 – December 2025 DRV8363-Q1
PRODUCTION DATA
In the event of an overcurrent fault shutdown, the DRV8363-Q1 utilizes a soft shutdown sequence to minimize inductive spikes in the power stage. The shutdown drive current can be programmed with SPI register IDRVN_SD. The gate driver uses IDRVN_SD for tDRVN_SD time to discharge the gate of the MOSFET. After completion of shutdown sequence, gate driver outputs are in passive/semi-active pull-down mode.