SLVSIM8A June 2025 – December 2025 DRV8363-Q1
PRODUCTION DATA
| MIN | MAX | UNIT | ||
|---|---|---|---|---|
| Gate driver regulator pin voltage | GVDD | -0.3 | 20 | V |
| High-side drain pin voltage | VDRAIN | -0.3 | 85 | V |
| Bootstrap pin voltage | BSTx | -0.3 | 105 | V |
| Bootstrap pin voltage | BST with respect to SH | -0.3 | 20 | V |
| Logic pin voltage | nSLEEP, DRVOFF, ASCIN | -0.3 | 35 | V |
| Logic pin voltage | nFAULT | -0.3 | 6 | V |
| INHx, INLx | -0.3 | 35 | ||
| SCLK, nSCS, SDI, SDO | -0.3 | 6 | ||
| Trickle charge pump output pin voltage | VCP | -0.3 | 100 | V |
| Trickle charge pump high-side pin voltage | CPTH | -0.3 | VCP + 0.3 | V |
| Trickle charge pump low-side pin voltage | CPTL | -0.3 | VDRAIN + 0.3 | V |
| High-side gate drive pin voltage | GH | -5 | 105 | V |
| Transient high-side gate drive pin negative voltage | GH, 1 µs | -20 | V | |
| High-side gate drive pin voltage | GH with respect to SH | -0.3 | 20 | V |
| High-side source pin voltage | SH, DC | -5 | 105 | V |
| Transient high-side source pin negative voltage | SH, 1 µs | -20 | V | |
| High-side source pin slew rate | SH , VBST-SH >4.3V | 20 | V/ns | |
| Low-side gate drive pin voltage | GL with respect to SL | -0.3 | 20 | V |
| Low-side source sense pin voltage | SL | -5 | VGVDD+0.3 | V |
| Transient low-side source sense pin negative voltage | SL, 1 µs | -16 | V | |
| Current sense amplifer reference input pin voltage | VREF | -0.3 | 5.5 | V |
| Shunt amplifier input pin voltage | SN, SP | -1 | 1 | V |
| Transient 500-ns shunt amplifier input pin voltage | SN, SP, 500ns | -16 | 20 | V |
| Shunt amplifier output pin voltage | SO | -0.3 | VVREF + 0.3 | V |
| Junction temperature, TJ | –40 | 150 | °C | |
| Storage temperature, Tstg | –65 | 150 | °C | |