8 Revision History
Changes from Revision B (November 2024) to Revision C (March 2025)
- Added information for AM62LxGo
- Added specified minimum processor HS bypass capacitor count and
capacitanceGo
- Added note that AM62Lx does not support dual-rankGo
- Added note to 16-Bit, Single-Rank DDR4 Implementation Using x16 SDRAM
figureGo
- Added note to 16-Bit, Dual-Rank DDR4 Implementation Using x8
SDRAMs figureGo
- Added examples to clarify bit swapsGo
- Added note to 16-Bit, Single-Rank, Single Channel LPDDR4
Implementation figureGo
- Added clarification and examples
for the PCB need to offset delay mismatching Go
- Changed Jacinto, AM62Ax, and
AM62Px stackup info with AM62 and AM62L EVMs stackup infoGo
- Added AM62Lx ANB package delays.Go