SPRAD06C March 2022 – March 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM62L
JEDEC defines two reference voltages that are used with DDR4 memory interfaces. These are VREFDQ and VREFCA. VREFDQ is the reference voltage used for the data group nets during reads and writes. VREFCA is the reference voltage used for command and address inputs to the SDRAMs. DDR4 SDRAMs generate VREFDQ internally. Similarly, the DDR4 PHY of the processor generates VREFDQ internally. The VREFCA reference voltage must be generated on the board and propagated to all of the SDRAMs. VREFCA is intended to be 50% of the DDR4 power supply voltage and is typically generated with the DDR4 VTT power supply. VREFCA must be routed as a nominal 20-mil wide trace with 0.1μF bypass capacitors near each device connection. Narrowing the VREF trace is allowed to accommodate routing congestion for short lengths near endpoints.
When a VTT power supply is not used, VREFCA must be generated using a voltage divider circuit. Consult the EVM schematics for examples of how the voltage divider circuit is implemented. Make sure high precision resistors (1% tolerance) are using for the voltage divider.