SPRUHM8K December 2013 – May 2024 F28377D-SEP , TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
The register descriptions are shown in the following table and subsections.
| Name | SDFM1 address | SDFM2 address | Size (x16) | Description | EALLOW? |
|---|---|---|---|---|---|
| SDIFLG | 0x5E00 | 0x5E80 | 2 | Interrupt Flag Register | |
| SDIFLGCLR | 0x5E02 | 0x5E82 | 2 | Interrupt Flag Clear Register | |
| SDCTL | 0x5E04 | 0x5E84 | 1 | SD Control Register | YES |
| SDMFILEN | 0x5E06 | 0x5E86 | 1 | SD Master Filter Enable | YES |
| Reserved | 0x5E07 | 0x5E87 | 1 | Reserved |
| Name | SDFM1 address | SDFM2 address | Size (x16) | Description | EALLOW? |
|---|---|---|---|---|---|
| SDCTLPARM1 | 0x5E10 | 0x5E90 | 1 | Control Parameter Register for Ch1 | YES |
| SDDFPARM1 | 0x5E11 | 0x5E91 | 1 | Data Filter Parameter Register for Ch1 | YES |
| SDDPARM1 | 0x5E12 | 0x5E92 | 1 | Integer Parameter Register for Ch1 | YES |
| SDCMPH1 | 0x5E13 | 0x5E93 | 1 | High-level Threshold Register for Ch1 | YES |
| SDCMPL1 | 0x5E14 | 0x5E94 | 1 | Low-level Threshold Register for Ch1 | YES |
| SDCPARM1 | 0x5E15 | 0x5E95 | 1 | Comparator Parameter Register for Ch1 | YES |
| SDDATA1 | 0x5E16 | 0x5E96 | 2 | Filter Data Register (16- or 32-bit) for Ch1 |
| Name | SDFM1 address | SDFM2 address | Size (x16) | Description | EALLOW? |
|---|---|---|---|---|---|
| SDCTLPARM2 | 0x5E20 | 0x5EA0 | 1 | Control Parameter Register for Ch2 | YES |
| SDDFPARM2 | 0x5E21 | 0x5EA1 | 1 | Data Filter Parameter Register for Ch2 | YES |
| SDDPARM2 | 0x5E22 | 0x5EA2 | 1 | Integer Parameter Register for Ch2 | YES |
| SDCMPH2 | 0x5E23 | 0x5EA3 | 1 | High-level Threshold Register for Ch2 | YES |
| SDCMPL2 | 0x5E24 | 0x5EA4 | 1 | Low-level Threshold Register for Ch2 | YES |
| SDCPARM2 | 0x5E25 | 0x5EA5 | 1 | Comparator Parameter Register for Ch2 | YES |
| SDDATA2 | 0x5E26 | 0x5EA6 | 2 | Filter Data Register (16- or 32-bit) for Ch2 |
| Name | SDFM1 address | SDFM2 address | Size (x16) | Description | EALLOW? |
|---|---|---|---|---|---|
| SDCTLPARM3 | 0x5E30 | 0x5EB0 | 1 | Control Parameter Register for Ch3 | YES |
| SDDFPARM3 | 0x5E31 | 0x5EB1 | 1 | Data Filter Parameter Register for Ch3 | YES |
| SDDPARM3 | 0x5E32 | 0x5EB2 | 1 | Integer Parameter Register for Ch3 | YES |
| SDCMPH3 | 0x5E33 | 0x5EB3 | 1 | High-level Threshold Register for Ch3 | YES |
| SDCMPL3 | 0x5E34 | 0x5EB4 | 1 | Low-level Threshold Register for Ch3 | YES |
| SDCPARM3 | 0x5E35 | 0x5EB5 | 1 | Comparator Parameter Register for Ch3 | YES |
| SDDATA3 | 0x5E36 | 0x5EB6 | 2 | Filter Data Register (16- or 32-bit) for Ch3 |
| Name | SDFM1 address | SDFM2 address | Size (x16) | Description | EALLOW? |
|---|---|---|---|---|---|
| SDCTLPARM4 | 0x5E40 | 0x5EC0 | 1 | Control Parameter Register for Ch4 | YES |
| SDDFPARM4 | 0x5E41 | 0x5EC1 | 1 | Data Filter Parameter Register for Ch4 | YES |
| SDDPARM4 | 0x5E42 | 0x5EC2 | 1 | Integer Parameter Register for Ch4 | YES |
| SDCMPH4 | 0x5E43 | 0x5EC3 | 1 | High-level Threshold Register for Ch4 | YES |
| SDCMPL4 | 0x5E44 | 0x5EC4 | 1 | Low-level Threshold Register for Ch4 | YES |
| SDCPARM4 | 0x5E45 | 0x5EC5 | 1 | Comparator Parameter Register for Ch4 | YES |
| SDDATA4 | 0x5E46 | 0x5EC6 | 2 | Filter Data Register (16- or 32-bit) for Ch4 |