Note: AWR2944LC and AWR2E44LC do not support CSI2 Receiver Peripheral.
The device integrates one 3-lane MIPI CSI2, D-PHY receiver peripheral in the Radio processing subsystem. The CSI2 interface is primarily functional of operating as a hardware-in-the-loop (HIL) interface, allowing for the playback of recorded radar data for development purposes.
- Interface is compliant with the MIPI CSI-2 D-PHY standard revision 1.2
- 1x 3-lane (2 data lanes, 1 clock lane) CSI2 receiver interface, working simultaneously at 600Mbps/lane
- 2-lane, or 1-lane CSI2 configurations
- Support for 4 simultaneous virtual channels and data types
- Support for 8/10/12/14/16-bit RAW data mode with capability of sign extension or zero padding to align with 16-bit memory addressing for RAW 10/12/14 modes
- Support for user defined data types
Please refer to the device Technical Reference Manual for a complete description of all the programmable options.