SWRS318A November 2024 – June 2025 AWR2944P
PRODUCTION DATA
The supported LVDS lane configuration is 1-data lane (LVDS_TXP/M), one Bit Clock lane (LVDS__TXxx_CLKP/M) and one Frame clock lane (LVDS_TXxx_FRCLKP/M). The LVDS interface supports programmable data rates with the maximum being 900Mbps (450MHz DDR Clock).
Note that the bit clock is in DDR format and hence the number of toggles in the clock is equivalent to data.
Figure 7-21 LVDS Interface Lane Configuration And Relative
Timings