TIDUFB3
July 2025
1
Description
Resources
Features
Applications
6
1
System Description
1.1
Key System Specifications
2
System Overview
2.1
Block Diagram
2.2
Design Considerations
2.3
Highlighted Products
2.3.1
TPS7H5006-SEP
2.3.2
TPS7H6025-SEP
2.3.3
TPS7H1111-SEP
2.3.4
TPS7H4010-SEP
2.3.5
TPS73801-SEP
2.3.6
TPS7H3302-SEP
2.3.7
TPS7H3014-SEP
2.3.8
TPS7H2221-SEP
2.3.9
SN54SC6T14-SEP
3
System Design Theory
3.1
0V8 Discrete Buck Regulator (VCCINT)
3.1.1
VCCINT Load Step
3.2
Buck Regulators (Integrated)
3.2.1
1V2
3.2.2
1V2_VCCO
3.2.3
1V2_MEM
3.2.4
2V5_DDR_VPP
3.2.5
3V3_VCCO
3.3
Linear Regulators
3.3.1
DDR Termination
3.3.2
0V92
3.3.3
1V5_GTY
3.3.4
1V5
3.3.5
5V0_SYS
3.4
Sequencing
3.4.1
TPS7H3014-SP Sequencer
3.4.2
TPS7H2221-SEP Discharge Circuit
3.4.3
VCCINT Discharge Circuit
4
Hardware, Testing Requirements, and Test Results
4.1
Hardware Requirements
4.2
Test Setup
4.3
Test Results
4.3.1
Discrete Buck Regulator (VCCINT)
4.3.1.1
0V8
4.3.2
Buck Regulators (Integrated)
4.3.2.1
1V2
4.3.2.2
1V2_VCCO
4.3.2.3
1V2_MEM
4.3.2.4
2V5_DDR_VPP
4.3.2.5
3V3_VCCO
4.3.3
Linear Regulators
4.3.3.1
0V6_VTT
4.3.3.2
0V92
4.3.3.3
1V5_GTY
4.3.3.4
1V5
4.3.3.5
5V0_SYS
5
Design and Documentation Support
5.1
Design Files
5.1.1
Schematics
5.1.2
BOM
5.1.3
Layout Prints
5.2
Documentation Support
5.3
Support Resources
5.4
Trademarks
6
About the Author
4.3.3.3
1V5_GTY
Unless otherwise noted, VIN = 12V in
Figure 4-28
to
Figure 4-34
.
Figure 4-77
Load Step: 10mA to 35mA
Phase Margin = 72°
Figure 4-79
Bode Plot at 10mA
Figure 4-81
Load Regulation from 0A to 1A
Figure 4-78
Load Step: 35mA to 10mA
Phase Margin = 75°
Figure 4-80
Bode Plot at 200mA
Figure 4-82
Thermals at 200mA