TIDUFB3 July 2025
The TPS7H1111-SEP is selected to generate the 0.92V rail from the 1V2_VCCO rail (and 3V3_VCCO for the bias). While the TPS7H1111-SEP is capable of 1.5A, the Versal Edge VTYP_AVCC rail is estimated to only require 0.75A. Therefore, the LDO is designed for 1A maximum to provide reasonable margin.
The 2x100μF output capacitors used on the EVM are selected for this design. No additional ceramic decoupling capacitors are added as the TPS7H1111-SEP does not require them for good performance. However, if desired, a 100nF capacitor can be added near the FPGA load (a placeholder in the layout is provided for this purpose). The FB_PG resistors are sized so that the PG assert threshold occurs at 95.5% of VOUT. This threshold must be carefully selected to make sure that during start-up the TPS7H1111-SEP voltage ramps up within the maximum sequencing timing requirements of the Versal FPGA. Additionally, a 2.2μF CSS capacitor is selected instead of the typical 4.7μF capacitor to provide additional timing margin during start-up. The lower noise that is provided by the 4.7μF capacitor is determined to not be critical for the Versal FPGA.
Figure 3-17 shows the 0V92 schematic, and Figure 3-18 shows the layout.
Figure 3-17 0V92 Schematic
Figure 3-18 0V92 Layout