LM2512A
- 24-bit RGB Interface Support up to 640 x 480 VGA Format
- Optional 24 to 18-bit Dithering
- Optional Look Up Table for Independent Color Correction
- MPL-1 Physical Layer
- SPI Interface for Look Up Table Control and Loading
- Low Power Consumption & Powerdown State
- Level Translation Between Host and Display
- Optional Auto Power Down on STOP PCLK
- Frame Sequence Bits Auto Resync upon Data or Clock Error
- 1.6V to 2.0V Core / Analog Supply Voltage
- 1.6V to 3.0V I/O Supply Voltage Range
System Benefits
- Dithered Data Reduction
- Independent RGB Color Correction
- 24-bit Color Input
- Small Interface, Low Power and Low EMI
- Intrinsic Level Translation
All trademarks are the property of their respective owners.
The LM2512A is a MPL Serializer (SER) that performs a 24-bit to 18-bit Dither operation and serialization of the video signals to Mobile Pixel link (MPL) levels on only 3 or 4 active signals. An optional Look Up Table (Three X 256 X 8 bit RAM) is also provided for independent color correction. 18-bit Bufferless or partial buffer displays from QVGA (320 x 240) up to VGA (640 x 480) pixels can utilize a 24-bit video source.
The interconnect is reduced from 28 signals to only 3 or 4 active signals with the LM2512A and companion deserializer easing flex interconnect design, size constraints and cost.
The LM2512A SER resides by the application, graphics or baseband processor and translates the wide parallel video bus from LVCMOS levels to serial Mobile Pixel Link levels for transmission over a flex cable (or coax) and PCB traces to the DES located near or in the display module.
When in Power_Down, the SER is put to sleep and draws less than 10μA. The link can also be powered down by stopping the PCLK (DES dependant) or by the PD* input pins.
The LM2512A provides enhanced AC performance over the LM2512. It implements the physical layer of the MPL-1 and uses a single-ended current-mode transmission.
기술 자료
| 유형 | 직함 | 날짜 | ||
|---|---|---|---|---|
| * | Data sheet | MPL-1 24-Bit RGB Display I/F Serializer w/ Optional Dithering & Look Up Table datasheet (Rev. B) | 2013/05/02 |
설계 및 개발
추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.
PSPICE-FOR-TI — TI 설계 및 시뮬레이션 툴용 PSpice®
TI 설계 및 시뮬레이션 환경용 PSpice는 기본 제공 라이브러리를 이용해 복잡한 혼합 신호 설계를 시뮬레이션할 수 있습니다. 레이아웃 및 제작에 착수하기 (...)
TINA-TI — SPICE 기반 아날로그 시뮬레이션 프로그램
| 패키지 | 핀 | CAD 기호, 풋프린트 및 3D 모델 |
|---|---|---|
| NFBGA (NZK) | 49 | Ultra Librarian |
| X2QFN (NJM) | 40 | Ultra Librarian |
주문 및 품질
- RoHS
- REACH
- 디바이스 마킹
- 납 마감/볼 재질
- MSL 등급/피크 리플로우
- MTBF/FIT 예측
- 물질 성분
- 인증 요약
- 지속적인 신뢰성 모니터링
- 팹 위치
- 조립 위치