DS0026 Dual High-Speed MOS Driver

Check for Samples: DS0026

FEATURES
- Fast Rise and Fall Times—20 ns 1000 pF Load
- High Output Swing—20V
- High Output Current Drive—±1.5 Amps
- TTL Compatible Inputs
- High Rep Rate—5 to 10 MHz Depending on Power Dissipation
- Low Power Consumption in MOS “0” State—2 mW
- Drives to 0.4V of GND for RAM Address Drive

DESCRIPTION
DS0026 is a low cost monolithic high speed two phase MOS clock driver and interface circuit. Unique circuit design provides both very high speed operation and the ability to drive large capacitive loads. The device accepts standard TTL outputs and converts them to MOS logic levels. The device may be driven from standard 54/74 series and 54S/74S series gates and flip-flops or from drivers such as the DS8830 or DM7440. The DS0026 is intended for applications in which the output pulse width is logically controlled; i.e., the output pulse width is equal to the input pulse width.

The DS0026 is designed to fulfill a wide variety of MOS interface requirements. Information on the correct usage of the DS0026 in these as well as other systems is included in the application note AN-76.

Connection Diagram

Figure 1. PDIP Package
See Package Number P0008E

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

**Absolute Maximum Ratings**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V⁺) – (V⁻) Differential Voltage</td>
<td>22V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Current</td>
<td>100 mA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Voltage (VIN) – (V⁻)</td>
<td>5.5V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Peak Output Current</td>
<td>1.5A</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>-65°C to +150°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Lead Temperature (Soldering, 10 sec.)</td>
<td>300°C</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be specified. Except for “Operating Temperature Range” they are not meant to imply that the devices should be operated at these limits. The table of “Electrical Characteristics” provides conditions for actual device operation.

(2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.

**Operating Ratings**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V⁺) – (V⁻) Differential Voltage</td>
<td>10V to 20V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum Power Dissipation at T_A = 25°C</td>
<td></td>
<td>1168mW</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P0008E θJA</td>
<td></td>
<td>107°C/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P0008E θJC</td>
<td></td>
<td>37°C/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D0008A θJA</td>
<td></td>
<td>180°C/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DGK0008A θJA</td>
<td></td>
<td>220°C/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operating Temperature Range, T_A</td>
<td></td>
<td>0°C to +70°C</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) Derate P0008E package 9.3 mW/°C for T_A above 25°C.

**Electrical Characteristics**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{IH}</td>
<td>Logic “1” Input Voltage</td>
<td>V⁻ = 0V</td>
<td>2</td>
<td>1.5</td>
<td></td>
</tr>
<tr>
<td>I_{IH}</td>
<td>Logic “1” Input Current</td>
<td>V_{IN} – V⁻ = 2.4V</td>
<td>10</td>
<td>15</td>
<td>mA</td>
</tr>
<tr>
<td>V_{IL}</td>
<td>Logic “0” Input Voltage</td>
<td>V⁻ = 0V</td>
<td>0.6</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>I_{IL}</td>
<td>Logic “0” Input Current</td>
<td>V_{IN} – V⁻ = 0V</td>
<td>-3</td>
<td>-10</td>
<td>μA</td>
</tr>
<tr>
<td>V_{OL}</td>
<td>Logic “1” Output Voltage</td>
<td>V_{IN} – V⁻ = 2.4V, I_{OL} = 1 mA</td>
<td>V⁺ – 0.7</td>
<td>V⁺ + 1.0</td>
<td>V</td>
</tr>
<tr>
<td>V_{OH}</td>
<td>Logic “0” Output Voltage</td>
<td>V_{IN} = V⁻ = 0.4V, V_{SS} ≥ V⁺ + 1.0V, I_{OH} = -1 mA</td>
<td>V⁺ – 1.0</td>
<td>V⁺ – 0.8</td>
<td>V</td>
</tr>
<tr>
<td>I_{CC(ON)}</td>
<td>“ON” Supply Current (one side on)</td>
<td>V⁺ – V⁻ = 20V, V_{IN} – V⁻ = 2.4V</td>
<td>30</td>
<td>40</td>
<td>mA</td>
</tr>
<tr>
<td>I_{CC(OFF)}</td>
<td>“OFF” Supply Current</td>
<td>V⁺ – V⁻ = 20V, V_{IN} – V⁻ = 0V</td>
<td>10</td>
<td>100</td>
<td>μA</td>
</tr>
</tbody>
</table>

(1) These specifications apply for V⁺ – V⁻ = 10V to 20V, C_L = 1000 pF, over the temperature range of 0°C to +70°C for the DS0026CN.

(2) All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted.

(3) All values shown as max or min on absolute value basis.

(3) All typical values for T_A = 25°C.

Submit Documentation Feedback
Switching Characteristics

\[(T_A = 25^\circ C) \quad (1) \quad (2)\]

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>(t_{ON})</td>
<td>Turn-On Delay</td>
<td>(Figure 11)</td>
<td>5</td>
<td>7.5</td>
<td>12</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Figure 12)</td>
<td>11</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>(t_{OFF})</td>
<td>Turn-Off Delay</td>
<td>(Figure 11)</td>
<td>12</td>
<td>15</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Figure 12)</td>
<td>13</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>(t_r)</td>
<td>Rise Time</td>
<td>(Figure 11) ( (1) )</td>
<td>(C_L = 500 \text{ pF})</td>
<td>15</td>
<td>18</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Figure 12) ( (1) )</td>
<td>(C_L = 1000 \text{ pF})</td>
<td>20</td>
<td>35</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Figure 11) ( (1) )</td>
<td>(C_L = 500 \text{ pF})</td>
<td>30</td>
<td>40</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Figure 12) ( (1) )</td>
<td>(C_L = 1000 \text{ pF})</td>
<td>36</td>
<td>50</td>
<td>ns</td>
</tr>
<tr>
<td>(t_f)</td>
<td>Fall Time</td>
<td>(Figure 11) ( (1) )</td>
<td>(C_L = 500 \text{ pF})</td>
<td>12</td>
<td>16</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Figure 12) ( (1) )</td>
<td>(C_L = 1000 \text{ pF})</td>
<td>17</td>
<td>25</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Figure 11) ( (1) )</td>
<td>(C_L = 500 \text{ pF})</td>
<td>28</td>
<td>35</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Figure 12) ( (1) )</td>
<td>(C_L = 1000 \text{ pF})</td>
<td>31</td>
<td>40</td>
<td>ns</td>
</tr>
</tbody>
</table>

(1) Rise and fall time are given for MOS logic levels; i.e., rise time is transition from logic “0” to logic “1” which is voltage fall.

(2) The high current transient (as high as 1.5A) through the resistance of the internal interconnecting \(V^-\) lead during the output transition from the high state to the low state can appear as negative feedback to the input. If the external interconnecting lead from the driving circuit to \(V^-\) is electrically long, or has significant dc resistance, it can subtract from the switching response.

Figure 2. Typical \(V_{BB}\) Connection
Typical Performance Characteristics

Figure 3. Input Current vs Input Voltage

Figure 4. Supply Current vs Temperature

Figure 5. Turn-On and Turn-Off Delay vs Temperature

Figure 6. Rise Time vs Load Capacitance

Figure 7. Fall Time vs Load Capacitance

Figure 8. Recommended Input Coding Capacitance
Typical Performance Characteristics (continued)

Figure 9.

DC Power ($P_{DC}$) vs Duty Cycle

$P_{DC} = \frac{(V' - V)^2}{0.8K_{OC}}$

- $T_A = 25^\circ C$
- $C_L = 0$
- $V' - V = 20V$
- $V' - V = 17V$
- $V' - V = 12V$

Figure 9.
Figure 10. 1/2 DS0026
AC Test Circuits and Switching Time Waveforms

Figure 11.

Figure 12.

Typical Applications

Figure 13. AC Coupled MOS Clock Driver

Figure 14. DC Coupled RAM Memory Address or Precharge Driver (Positive Supply Only)
APPLICATION HINTS

DRIVING THE MM5262 WITH THE DS0026 CLOCK DRIVER

The clock signals for the MM5262 have three requirements which have the potential of generating problems for the user. These requirements, high speed, large voltage swing and large capacitive loads, combine to provide ample opportunity for inductive ringing on clock lines, coupling clock signals to other clocks and/or inputs and outputs and generating noise on the power supplies. All of these problems have the potential of causing the memory system to malfunction. Recognizing the source and potential of these problems early in the design of a memory system is the most critical step. The object here is to point out the source of these problems and give a quantitative feel for their magnitude.

Line ringing comes from the fact that at a high enough frequency any line must be considered as a transmission line with distributed inductance and capacitance. To see how much ringing can be tolerated we must examine the clock voltage specification. Figure 15 shows the clock specification, in diagram form, with idealized ringing sketched in. The ringing of the clock about the V_{SS} level is particularly critical. If the V_{SS} – 1V_{OH} is not maintained, at all times, the information stored in the memory could be altered. Referring to Figure 11, if the threshold voltage of a transistor were \(-1.3\) V, the clock going to V_{SS} – 1 would mean that all the devices, whose gates are tied to that clock, would be only 300 mV from turning on. The internal circuitry needs this noise margin and from the functional description of the RAM it is easy to see that turning a clock on at the wrong time can have disastrous results.

![Figure 15. Clock Waveform](image)

Controlling the clock ringing is particularly difficult because of the relative magnitude of the allowable ringing, compared to magnitude of the transition. In this case it is 1V out of 20V or only 5%. Ringing can be controlled by damping the clock driver and minimizing the line inductance.

Damping the clock driver by placing a resistance in series with its output is effective, but there is a limit since it also slows down the rise and fall time of the clock signal. Because the typical clock driver can be much faster than the worst case driver, the damping resistor serves the useful function of limiting the minimum rise and fall time. This is very important because the faster the rise and fall times, the worse the ringing problem becomes. The size of the damping resistor varies because it is dependent on the details of the actual application. It must be determined empirically. In practice a resistance of 10Ω to 20Ω is usually optimum.

Limiting the inductance of the clock lines can be accomplished by minimizing their length and by laying out the lines such that the return current is closely coupled to the clock lines. When minimizing the length of clock lines it is important to minimize the distance from the clock driver output to the furthest point being driven. Because of this, memory boards are usually designed with clock drivers in the center of the memory array, rather than on one side, reducing the maximum distance by a factor of 2.

Using multilayer printed circuit boards with clock lines sandwiched between the V_{DD} and V_{SS} power plains minimizes the inductance of the clock lines. It also serves the function of preventing the clocks from coupling noise into input and output lines. Unfortunately multilayer printed circuit boards are more expensive than two sided boards. The user must make the decision as to the necessity of multilayer boards. Suffice it to say here, that reliable memory boards can be designed using two sided printed circuit boards.
Because of the amount of current that the clock driver must supply to its capacitive load, the distribution of power to the clock driver must be considered. Figure 16 gives the idealized voltage and current waveforms for a clock driver driving a 1000 pF capacitor with 20 ns rise and fall time.

As can be seen the current is significant. This current flows in the \( V_{DD} \) and \( V_{SS} \) power lines. Any significant inductance in the lines will produce large voltage transients on the power supplies. A bypass capacitor, as close as possible to the clock driver, is helpful in minimizing this problem. This bypass is most effective when connected between the \( V_{SS} \) and \( V_{DD} \) supplies. The size of the bypass capacitor depends on the amount of capacitance being driven. Using a low inductance capacitor, such as a ceramic or silver mica, is most effective. Another helpful technique is to run the \( V_{DD} \) and \( V_{SS} \) lines, to the clock driver, adjacent to each other. This tends to reduce the lines inductance and therefore the magnitude of the voltage transients.

While discussing the clock driver, it should be pointed out that the DS0026 is a relatively low input impedance device. It is possible to couple current noise into the input without seeing a significant voltage. Since the noise is difficult to detect with an oscilloscope it is often overlooked.

Lastly, the clock lines must be considered as noise generators. Figure 17 shows a clock coupled through a parasitic coupling capacitor, \( C_C \), to eight data input lines being driven by a 7404. A parasitic lumped line inductance, \( L \), is also shown. Let us assume, for the sake of argument, that \( C_C \) is 1 pF and that the rise time of the clock is high enough to completely isolate the clock transient from the 7404 because of the inductance, \( L \).

\[
V = 20V \times \frac{C_C}{C_L + C_C} = 20V \times \left( \frac{1}{56 + 1} \right) = 0.35V
\]
This has been a hypothetical example to emphasize that with 20V low rise/fall time transitions, parasitic elements can not be neglected. In this example, 1 pF of parasitic capacitance could cause system malfunction, because a 7404 without a pull up resistor has typically only 0.3V of noise margin in the “1” state at 25°C. Of course it is stretching things to assume that the inductance, L, completely isolates the clock transient from the 7404. However, it does point out the need to minimize inductance in input/output as well as clock lines.

The output is current, so it is more meaningful to examine the current that is coupled through a 1 pF parasitic capacitance. The current would be:

$$I = C \times \frac{\Delta V}{\Delta t} = \frac{1 \times 10^{-12} \times 20}{20 \times 10^{-9}} = 1 \text{ mA}$$

(2)

This exceeds the total output current swing so it is obviously significant.

Clock coupling to inputs and outputs can be minimized by using multilayer printed circuit boards, as mentioned previously, physically isolating clock lines and/or running clock lines at right angles to input/output lines. All of these techniques tend to minimize parasitic coupling capacitance from the clocks to the signals in question.

In considering clock coupling it is also important to have a detailed knowledge of the functional characteristics of the device being used. As an example, for the MM5262, coupling noise from the \(\phi_2\) clock to the address lines is of no particular consequence. On the other hand the address inputs will be sensitive to noise coupled from \(\phi_1\) clock.
### REVISION HISTORY

<table>
<thead>
<tr>
<th>Changes from Revision D (April 2013) to Revision E</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Changed layout of National Data Sheet to TI format</td>
<td>10</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer’s risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products

- **Audio**
  - www.ti.com/audio
- **Amplifiers**
  - amplifier.ti.com
- **Data Converters**
  - dataconverter.ti.com
- **DLP® Products**
  - www.dlp.com
- **DSP**
  - dsp.ti.com
- **Clocks and Timers**
  - www.ti.com/clocks
- **Interface**
  - interface.ti.com
- **Logic**
  - logic.ti.com
- **Power Mgmt**
  - power.ti.com
- **Microcontrollers**
  - microcontroller.ti.com
- **RFID**
  - www.ti-rfid.com
- **OMAP Applications Processors**
  - www.ti.com/omap
- **Wireless Connectivity**
  - www.ti.com/wirelessconnectivity

### Applications

- **Audio & Video**
  - www.ti.com/video
- **TI E2E Community**
  - e2e.ti.com
- **Automotive and Transportation**
  - www.ti.com/automotive
- **Communications and Telecom**
  - www.ti.com/communications
- **Consumer Electronics**
  - www.ti.com/consumer-apps
- **Energy and Lighting**
  - www.ti.com/energy
- **Medical**
  - www.ti.com/medical
- **Security**
  - www.ti.com/security
- **Space, Avionics and Defense**
  - www.ti.com/space-avionics-defense
- **Video and Imaging**
  - www.ti.com/video

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2013, Texas Instruments Incorporated