SPRSP93B November 2024 – September 2025 F29H850TU , F29H859TU-Q1
ADVMIX
Refer to the PDF data sheet for device specific package drawings
The following sections contain the SPI Controller Mode timings.
All timing parameters for SPI High-Speed Mode assume a load capacitance of 5pF on SPICLK, SPIPICO, and SPIPOCI. In HS_MODE, a maximum clock of 50MHz is supported.
In SPI controller mode, high-speed operation of SPI is supported when HS_MODE is enabled and depending on the specific pins on which the SPICLK is brought out. To use the SPI in High-Speed mode, the application must use the high-speed enabled GPIOs listed in SPI Controller Mode Timings These GPIOs may also be used by the SPI when not in high-speed mode (HS_MODE = 0).
| SPI Supporting High-Speed | SPICLK GPIO# | SPIPICO GPIO# | SPIPOCI GPIO# | SPIPTE GPIO# |
|---|---|---|---|---|
| SPICLKA | GPIO60 | GPIO58 | GPIO59 | GPIO61 |
| SPICLKB | GPIO65 | GPIO63 | GPIO64 | GPIO66 |
| SPICLKC | GPIO71 | GPIO69 | GPIO70 | GPIO72 |
| SPICLKD | GPIO93 | GPIO91 | GPIO92 | GPIO94 |
| SPICLKE | GPIO12 | GPIO8 | GPIO9 | GPIO11 |