SPRSP93B November 2024 – September 2025 F29H850TU , F29H859TU-Q1
ADVMIX
Refer to the PDF data sheet for device specific package drawings
| RAM SECTION |
INTERLEAVED | CPU1 | CPU2 | CPU3 | HSM | RTDMA1 | RTDMA2 |
|---|---|---|---|---|---|---|---|
| LPAx RAM | Yes |
0WS program 1WS data |
0WS program 1WS data |
3WS data | 1WS | 1WS | |
| LDAx RAM | Yes |
1WS program 0WS data |
1WS program 0WS data |
3WS data | 2WS | 1WS | 1WS |
| M0 RAM | Yes |
1WS program 0WS data |
0WS data (read-only) |
3WS data (read-only) | |||
| CPAx RAM | Yes |
0WS program 1WS data |
3WS data |
0WS program 1WS data |
1WS | 1WS | |
| CDAx RAM | Yes |
1WS program 0WS data |
3WS data |
1WS program 0WS data |
1WS | 1WS | |
| CPU1 ROM | Yes |
1WS program 1WS data |
|||||
| CPU2 ROM | Yes |
1WS program 1WS data |
|||||
| CPU3 ROM | Yes |
1WS program 1WS data |
| RAM TYPE | SIZE | MEMORY WIDTH (BITS) | INITIALIZATION TIME (CYCLES) |
|---|---|---|---|
| LDAx RAM | 16KB | 64 bits | 2048 |
| CDAx RAM | 16KB | 64 bits | 2048 |
| LPAx RAM | 32KB | 128 bits | 2048 |
| CPAx RAM | 32KB | 128 bits | 2048 |