SPRSP93C November 2024 – November 2025 F29H850TU , F29H859TU-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| NO. | PARAMETER(1) (2) | (BRR + 1) CONDITION(3) | MIN | MAX | UNIT | |
|---|---|---|---|---|---|---|
| General | ||||||
| 1 | tc(SPC)M | Cycle time, SPICLK | Even | 4tc(SYSCLK) | 128tc(SYSCLK) | ns |
| Odd | 5tc(SYSCLK) | 127tc(SYSCLK) | ||||
| 2 | tw(SPC1)M | Pulse duration, SPICLK, first pulse | Even | 0.5tc(SPC)M – 1 | 0.5tc(SPC)M + 1 | ns |
| Odd | 0.5tc(SPC)M +0.5tc(SYSCLK) – 1 | 0.5tc(SPC)M +0.5tc(SYSCLK) + 1 | ||||
| 3 | tw(SPC2)M | Pulse duration, SPICLK, second pulse | Even | 0.5tc(SPC)M – 1 | 0.5tc(SPC)M + 1 | ns |
| Odd | 0.5tc(SPC)M –0.5tc(SYSCLK) – 1 | 0.5tc(SPC)M –0.5tc(SYSCLK) + 1 | ||||
| 23 | td(SPC)M | Delay time, SPIPTE active to SPICLK | Even | 1.5tc(SPC)M –3tc(SYSCLK) – 3 | 1.5tc(SPC)M –3tc(SYSCLK) + 3 | ns |
| Odd | 1.5tc(SPC)M –4tc(SYSCLK) – 3 | 1.5tc(SPC)M –4tc(SYSCLK) + 3 | ||||
| 24 | tv(PTE)M | Valid time, SPICLK to SPIPTE inactive | Even | 0.5tc(SPC)M – 3 | 0.5tc(SPC)M + 3 | ns |
| Odd | 0.5tc(SPC)M –0.5tc(SYSCLK) – 3 | 0.5tc(SPC)M –0.5tc(SYSCLK) + 3 | ||||
| High-Speed Mode | ||||||
| 4 | td(PICO)M | Delay time, SPICLK to SPIPICO valid | Even, Odd | 1 | ns | |
| 5 | tv(PICO)M | Valid time, SPIPICO valid after SPICLK | Even | 0.5tc(SPC)M – 1 | ns | |
| Odd | 0.5tc(SPC)M –0.5tc(SYSCLK) – 1 | |||||
| Normal Mode | ||||||
| 4 | td(PICO)M | Delay time, SPICLK to SPIPICO valid | Even, Odd | 5 | ns | |
| 5 | tv(PICO)M | Valid time, SPIPICO valid after SPICLK | Even | 0.5tc(SPC)M – 3 | ns | |
| Odd | 0.5tc(SPC)M –0.5tc(SYSCLK) – 3 | |||||