SPRSP93C November 2024 – November 2025 F29H850TU , F29H859TU-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
For applications that do not need to use all functions of the device, Table 5-7 lists acceptable conditioning for any unused pins. When multiple options are listed in Table 5-7, any are acceptable. Pins not listed in Table 5-7 must be connected according to the Pin Attributes table.
| SIGNAL NAME | ACCEPTABLE PRACTICE |
|---|---|
| Analog | |
| VREFHIx | Tie to VDDA |
| VREFLOx | Tie to VSSA |
| ADCINx (except DAC pins) |
|
| ADCINx (DAC pins) |
|
| Digital | |
| GPIOx |
|
| X1 | Tie to VSS |
| X2 | No Connect |
| TCK |
|
| TDI |
|
| TDO | No Connect |
| TMS | No Connect |
| ERRORSTS | No Connect |
| Power and Ground | |
| VDD | All VDD pins must be connected per the Pin Attributes table. |
| VDDA | If a dedicated analog supply is not used, tie to VDDIO. |
| VDDIO | All VDDIO pins must be connected per the Pin Attributes table. |
| VSS | All VSS pins must be connected to board ground. |
| VSSA | If a dedicated analog ground is not used, tie to VSS. |
| VSSOSC | Connect this pin to the board ground. |