SPRSP93B November 2024 – September 2025 F29H850TU , F29H859TU-Q1
ADVMIX
Refer to the PDF data sheet for device specific package drawings
| MIN | MAX | UNIT | ||
|---|---|---|---|---|
Mode 0 |
||||
| tc(SDC)M0 | Cycle time, SDx_Cy | 5 * SYSCLK period | 256 * SYSCLK period | ns |
| tw(SDDHL)M0 | Pulse duration, SDx_Dy (high / Low) | 2 * SYSCLK period | ns | |
| tsu(SDDV-SDCH)M0 | Setup time, SDx_Dy valid before SDx_Cy goes high | 2 * SYSCLK period | ns | |
| th(SDCH-SDD)M0 | Hold time, SDx_Dy wait after SDx_Cy goes high | 2 * SYSCLK period | ns | |