JAJSER5B February 2018 – February 2025 LMK05028
PRODUCTION DATA
In case the VDD core supplies ramp with a non-monotonic manner or with a slow ramp time from 0 V to 3.135 V of over 100 ms, TI recommends delaying the VCO calibration until after all of the core supplies have settled at or above 3.135 V. This can be realized by delaying the PDN low-to-high transition using one of the methods described in Figure 8-3.