JAJSER5B February 2018 – February 2025 LMK05028
PRODUCTION DATA
Figure 7-25 shows the 3-loop architecture implemented the same for both PLL channels with exception of the VCO frequency range. Each PLL channel can be configured independently in the different PLL modes described in PLL Architecture Overview.
Figure 7-25 PLL Architecture (One Channel)