SBASAE4 December 2025 ADS125P08
PRODUCTION DATA
The device is reset through SPI operation by writing 01011010b to the RESET_CODE[7:0] bits. Writing any other value to this bit field does not result in reset. In 4-wire SPI mode, reset takes effect at the end of the frame at the time CS is taken high. In 3-wire SPI mode, reset takes effect on the last falling edge of SCLK of the register write operation. Reset in 3-wire SPI mode requires that the SPI is synchronized to the SPI host. If SPI synchronization is not assured, use the pattern described in the Reset by SPI Input Pattern section to reset the device. Reset can be validated by checking the RESETn flag of the STATUS_MSB register.