SBASAE4 December 2025 ADS125P08
PRODUCTION DATA
The digital filter offers a 20SPS and a 25SPS filter option using a custom-coefficient (non-sinc) FIR filter to reject both 50 and 60Hz simultaneously. The 20SPS filter provides better line cycle rejection, the 25SPS filter provides better latency. Both filters maintain a fixed output data rate independent of the selected speed mode. The OSR of the sinc1 filter preceding the custom FIR notch filter varies with the speed mode to always reduce the input data rate to 800SPS. To achieve the stated normal-mode rejection when using an external clock, select a clock frequency equal to the nominal clock frequency for the respective speed mode.
Table 7-14 and Table 7-15 show the latency and normal-mode rejection for both 20SPS and a 25SPS filter options with and without clock tolerance included. The normal-mode rejection is the same for all speed modes but there is a difference in latency due to differences in settling of the preceding sinc filters versus speed mode.
| SPEED MODE |
fCLK (MHz) | Latency (ms) | DIGITAL FILTER Response (dB) | |||
|---|---|---|---|---|---|---|
| 50Hz ±1Hz | 60Hz ±1Hz | |||||
| CLOCK TOLERANCE: | ||||||
| 0% | 1% | 0% | 1% | |||
| 3 | 1.6 | 51.40 | –95.3 | –82.7 | –102.3 | –86.1 |
| 2 | 3.2 | 51.33 | ||||
| 1 | 12.8 | 51.27 | ||||
| 0 | 25.6 | 51.26 | ||||
| SPEED MODE |
fCLK (MHz) | Latency (ms) | DIGITAL FILTER Response (dB) | |||
|---|---|---|---|---|---|---|
| 50Hz ±1Hz | 60Hz ±1Hz | |||||
| CLOCK TOLERANCE: | ||||||
| 0% | 1% | 0% | 1% | |||
| 3 | 1.6 | 41.40 | –62.7 | –57.9 | –63.0 | –57.9 |
| 2 | 3.2 | 41.33 | ||||
| 1 | 12.8 | 41.27 | ||||
| 0 | 25.6 | 41.26 | ||||
Figure 7-15 and Figure 7-16 show the frequency response of the 20SPS and the 25SPS filters. Nulls in the frequency response occur at both 50Hz and 60Hz for both filter options.