SLOSE88A December 2024 – March 2025 TAS6754-Q1
PRODUCTION DATA
Left-Justified timing uses the FSYNC pin to define when the data is being transmitted for the left channel or the right channel. The MSB of the left channel is valid on the rising edge of the serial clock (SCLK) following the rising edge of the audio frame clock (FSYNC). Similarly, the MSB of the right channel is valid on the rising edge of SCLK clock following the falling edge of FSYNC. A channel offset can be configured and is identical across all channels.
Figure 7-3 Timing Diagram for Left-Justified Timing
Figure 7-4 Timing Diagram for Left-Justified Timing with Offset 1 = 1