SLOSE88A December 2024 – March 2025 TAS6754-Q1
PRODUCTION DATA
The device communicates with the system processor through the I2C serial communication bus as an I2C target-only device and supports 100kHz and 400kHz data transfer rates for random and sequential write and read operation. The processor can poll the device through I2C to determine the operating status, configure settings, or run diagnostics.
The TAS6754-Q1 register map and DSP memory span multiple pages and books. The user changes from page to page before writing individual registers or DSP memory. Changing from page to page is accomplished via register 0 on each page. This register value selects the page address, from 0 to 255. All registers listed in the TAS6754-Q1 Data sheet belong to Page 0.
For a complete list and description of all I2C controls, see the Register Maps section.