SLOSE88A December 2024 – March 2025 TAS6754-Q1
PRODUCTION DATA
The TAS6754-Q1 has a flexible clocking system. Internally, the device requires several additional clocks, mostly at related clock rates to function correctly. All of these clocks can be derived from the Serial Audio Interface.
Figure 7-12 shows the basic data flow and clock distribution.
Figure 7-12 Audio Flow with Respective ClocksThe Serial Audio Interface typically has 3 connection pins which are listed as follows:
The device has an internal PLL which uses SCLK as reference clock and creates the higher rate clocks required by the DSP and the DAC clock.
The TAS6754-Q1 has an audio sampling rate detection circuit that automatically senses the sampling frequency. Common audio sampling frequencies of 44.1kHz – 48kHz, 88.2kHz – 96kHz and 192kHz are supported. The sampling frequency detector sets the clock for DAC and DSP automatically.