SLVSHJ7A February 2025 – September 2025 DRV8163-Q1
PRODUCTION DATA
The DRV8163-Q1 provides a simple two pin control of the output through the pins, DRVOFF and IN.
The inputs can accept static or pulse-width modulated (PWM) voltage signals for either 100% or PWM drive modes. The device input pins can be powered before VM is applied. By default, the nSLEEP and DRVOFF pins have an internal pull-down and pull-up resistor respectively, to maintain the outputs are Hi-Z if no inputs are present. The IN pin also has an internal pull down resistor.
The device automatically generates the desired dead-time needed during transitioning between the high-side and low-side FET on the switching half-bridge. This timing is based on internal FET gate-source voltage feedback. No external timing is required. This scheme provides for minimum dead time, while guaranteeing no shoot-through current.The table below shows the logic table for bridge control. For load illustration, refer the Section 8.1.1.
| nSLEEP | DRVOFF | IN | OUT | Device State |
|---|---|---|---|---|
| 0 | X | X | Hi-Z | SLEEP |
| 1 | 1 | 0 | Hi-Z | STANDBY |
| 1 | 1 | 1 | Refer table | STANDBY |
| 1 | 0 | 0 | L | ACTIVE |
| 1 | 0 | 1 | H(1) | ACTIVE |