SPRSP92E February 2023 – November 2025 AM69 , AM69A
PRODUCTION DATA
Table 4-1 shows the features of the SoC.
| FEATURES(10) | REFERENCE NAME |
AM69A98 | AM69A78 | AM6958 |
|---|---|---|---|---|
| FEATURES | ||||
| WKUP_CTRL_MMR_CFG0_JTAG_USER_ID[31:16] DEVICE_ID register bit field value(9)(10) |
0x2BE0 | 0x2BE2 | 0x2BE3 | |
| PROCESSORS AND ACCELERATORS | ||||
| Speed Grades | T | |||
| Arm Cortex-A72 Microprocessor Subsystem | Arm A72 | Octal Core | Octal Core | Octal Core |
| Arm Cortex-R5F | Arm R5F Device Management |
Dual Core(12) | ||
| Arm R5F General Compute |
Dual Core(12) | |||
| Security Management Subsystem | SMS | Yes | ||
| Security Accelerators | SA | Yes | ||
| Deep Learning Accelerator (32 TOPS) | C7x DSP + MMA | Quad Core(13) | Quad Core(13) | No |
| Graphics Accelerator IMG BXS-4-64 | GPU | Yes | No | Yes |
| Depth and Motion Processing Accelerators | DMPAC | Yes | No | |
| Vision Processing Accelerators | VPAC | 2 | 2 | No |
| Video Encoder/Decoder | VENC/VDEC | 2 × Encode/Decode | 2 × Encode/Decode | |
| SAFETY AND SECURITY | ||||
| Safety Targeted | Safety | No(1) | ||
| Device Security | Security | Optional(2) | ||
| AEC-Q100 Qualified | Q1 | Optional(3) | ||
| PROGRAM AND DATA STORAGE | ||||
| On-Chip Shared Memory (RAM) in MAIN Domain | OCSRAM | 512KB SRAM | ||
| On-Chip Shared Memory (RAM) in MCU Domain | MCU_MSRAM | 1MB SRAM | ||
| Multicore Shared Memory Controller | MSMC | 8MB (On-Chip SRAM with ECC) | 8MB (On-Chip SRAM with ECC) | |
| LPDDR4 DDR Subsystem | DDRSS0(5) | Up to 8GB (32-bit data) with inline ECC | ||
| DDRSS1(5) | Up to 8GB (32-bit data) with inline ECC | |||
| DDRSS2(4)(5) | Up to 8GB (32-bit data) with inline ECC | Up to 8GB (32-bit data) with inline ECC | ||
| DDRSS3(4)(5) | Up to 8GB (32-bit data) with inline ECC | Up to 8GB (32-bit data) with inline ECC | ||
| SECDED | Yes | |||
| General-Purpose Memory Controller | GPMC | Up to 1GB with ECC | ||
| PERIPHERALS | ||||
| Display Subsystem | DSS | Yes | ||
| DSI 4L TX | 2 | |||
| eDP 4L | 1 | |||
| DPI | 1 | |||
| Modular Controller Area Network Interface with Full CAN-FD Support | MCAN | 20 | ||
| General-Purpose I/O | GPIO | 155 | ||
| Inter-Integrated Circuit Interface | I2C | 10 | ||
| Improved Inter-Integrated Circuit Interface | I3C | 1 | ||
| Analog-to-Digital Converter | ADC | 2 | ||
| Capture Subsystem with Camera Serial Interface (CSI2) | CSI2.0 4L RX | 3 | ||
| CSI2.0 4L TX | 2 | |||
| Multichannel Serial Peripheral Interface | MCSPI | 11 | ||
| Multichannel Audio Serial Port | MCASP0 | 16 Serializers | ||
| MCASP1 | 5 Serializers | |||
| MCASP2 | 5 Serializers | |||
| MCASP3 | 3 Serializers | |||
| MCASP4 | 5 Serializers | |||
| MultiMedia Card/ Secure Digital Interface | MMCSD0 | eMMC (8-bits) | ||
| MMCSD1 | SD/SDIO (4-bits) | |||
| Universal Flash Storage | UFS 2L | No | ||
| Flash Subsystem (FSS) | OSPI0 | 8-bits(8) | ||
| OSPI1(11) | 4-bits | |||
| HyperBus | Yes(8) | |||
| 4x PCI Express Port with Integrated PHY | PCIE | 2x4L or 4x2L(6) | ||
| Ethernet Interfaces | MCU CPSW2G | RMII or RGMII | ||
| MAIN CPSW2G | RMII or RGMII | |||
| CPSW9G | 8-port SERDES(6)(7) | 8-port SERDES(6)(7) | ||
| General-Purpose Timers | TIMER | 30 | ||
| Enhanced High Resolution Pulse-Width Modulator Module | eHRPWM | 6 | ||
| Enhanced Capture Module | eCAP | 3 | ||
| Enhanced Quadrature Encoder Pulse Module | eQEP | 3 | ||
| Universal Asynchronous Receiver and Transmitter | UART | 12 | ||
| Universal Serial Bus (USB3.1) SuperSpeed Dual-Role-Device (DRD) Ports with SS PHY | USB0 | Yes(6) | ||