12 Revision History
Changes from December 13, 2024 to September 16, 2025 (from Revision D (DECEMBER 2024) to Revision E (SEPTEMBER 2025))
-
Global: Deleted the "AND" 27mm × 27mm MECH package info, related support data, and any associated device-specific GPN (AM69A94, AM6954) contentGo
- (Device Comparison): Added the JTAG User ID register bit field [WKUP_CTRL_MMR_CFG0_JTAG_USER_ID[31:16] "DEVICE_ID"]; associated DEVICE_ID bit field values per GPN; and added/changed associated footnotesGo
- (Pin Diagrams): Added "ALY" package pin diagramGo
- (EPWM0 Signal Descriptions): Updated the EHRPWM0_SYNCO descriptionGo
- (EPWM3 Signal Descriptions): Updated the EHRPWM3_SYNCO descriptionGo
- (VMON Signal Descriptions): Updated/Changed the DESCRIPTION for the VMON2_IR_VCPU signal nameGo
- (Recommended Operating Conditions): Added VPP_*, eFuse ROM programming supply row; plus, associated footnotesGo
- (SERDES Electrical Characteristics): Updated the "USXGMII supports … "NoteGo
- Added VDD_CPU rowGo
- Updated VPP_CORE and VPP_MCU rowsGo
- (Impact to Your Hardware Warranty): Updated/Changed the paragraph, including the "Consequently, TI will have no …" sentenceGo
- (Combined MCU and Main Domains Power- Down Sequencing - Option 1): Added "Option 1"Go
- (Combined MCU and Main Domains Power- Down Sequencing - Option 2): Added "Option 2" section (new)Go
- (Isolated MCU and Main Domains Power- Down Sequencing - Option 1): Added "Option 1"Go
- (Isolated MCU and Main Domains Power- Down Sequencing - Option 2): Added "Option 2" section (new)Go
- (System Timing): Deleted the "System Timing Conditions" table and
moved to the lower sections: Reset, Safety Signal, and Clock
timingGo
- (Reset Timing): Added Reset Timing Conditions table to define conditions specific to reset inputs and outputsGo
- (System Timing): Added a timing conditions tableGo
- (System Timing): Added a timing conditions tableGo
- (GPIO): Updated/Changed the GPIO Timings Conditions table and added an associated footnoteGo
- (I2C): Added an IOSET note that explains timing limitations associated with valid pin combinationsGo
- (MMC0 DLL Delay Mapping for all Timing Modes): Updated/Changed the FRQSEL ([10:8]) and CLKBUFSEL ([2:0]) values for Legacy SDR, High Speed SDR, and High Speed DDR and HS200 and HS400 modes in the MMCSD0_MMC_SSCFG_PHY_CTRL_5_REG; plus, added associated footnotes.Go
- (HS200 Mode):Added MMC0 timing requirements parameter informationGo
- (MMC1 DLL Delay Mapping for all Timing Modes): Updated/Changed the register names for "…CTRL_4_REG"Go
- (MMC1 DLL Delay Mapping for all Timing Modes): Updated/Changed the OTAPDLYENA and OTAPDLYSEL values for both Default Speed and High Speed modes and changed the ITAPDLYSEL value for the UHS-I DDR50 modeGo
- (MMC1 DLL Delay Mapping for All Timing Modes): Deleted the CLKBUFSEL column because this "…CTRL_5_REG" register bit field doesn't provide any functionGo
- (I2C): Added an IOSET note that explains timing limitations associated with valid pin combinationsGo