DP83TC816-Q1
- IEEE802.3bw compliant 100BASE-T1 PHY
- AEC-Q100 qualified for automotive applications:
- Temperature grade 1: –40°C to +125°C, TA
- IEEE 802.1AS time synchronization
- Highly accurate 1pps signal
- Multiple IOs for event capture and trigger
- Synchronized audio clock generation for AVB
- I2S and TDMx SCLK/FSYNC clock generation
- Configurable FSYNC, SCLK, MCLK frequencies
- Automatic phase adjustment through IEEE1722 CRF decode
- OA TC-10 compliant sleep, wake up
- Robust EMC performance
- IEC62228-5, OA EMC compliant
- IEC61000-4-2 ESD level 4 MDI: ±8kV CD
- SAE J2962-3 EMC compliant
- 39dBm DPI immunity with ±5% asymmetry
- < 4dBµV radiated emissions in GPS and glonass bands
- Stripline emissions: class-II compliant
- MAC Interfaces: MII, RMII, RGMII, SGMII
- Footprint compatible with TI’s 100BASE-T1, 1000BASE-T1 PHY - with BOM options
- 48V ready: VBAT transients to MDI up to +/– 70V
- Diagnostic tool kit
- Signal quality indication (SQI) and time domain reflectometry (TDR)
- Voltage, temperature, and ESD sensors
- PPM monitor: provides external clock ppm drift (up to ±100ppb accuracy)
- Single 3.3V supply capability
The DP83TC816-Q1 is an IEEE 802.3bw and Open Alliance (OA) compliant automotive qualified 100Base-T1 Ethernet physical layer transceiver. The device provides all physical layer functions needed to transmit and receive data over unshielded, shielded single twisted-pair cables with xMII interface flexibility.
DP83TC816-Q1 integrates IEEE802.1AS / IEEE1588v2 hardware time stamping and fractional PLL, enabling highly accurate time synchronization. The fractional PLL enables frequency and phase synchronization of the wall clock (eliminating the need for external VCXO) and generation of a wide range of time synchronized frequencies needed for audio and other ADAS applications. The PHY also integrates IEEE 1722 CRF decode to generate Media clock and Bit Clock for AVB and other audio applications.
기술 자료
| 유형 | 직함 | 날짜 | ||
|---|---|---|---|---|
| * | Data sheet | DP83TC816-Q1 100Base-T1 Automotive Ethernet PHY Transceiver With IEEE802.1AS , AVB Clocks and TC10 Sleep-Wake datasheet | PDF | HTML | 2025/11/06 |
설계 및 개발
추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.
PSPICE-FOR-TI — TI 설계 및 시뮬레이션 툴용 PSpice®
TI 설계 및 시뮬레이션 환경용 PSpice는 기본 제공 라이브러리를 이용해 복잡한 혼합 신호 설계를 시뮬레이션할 수 있습니다. 레이아웃 및 제작에 착수하기 (...)
TINA-TI — SPICE 기반 아날로그 시뮬레이션 프로그램
| 패키지 | 핀 | CAD 기호, 풋프린트 및 3D 모델 |
|---|---|---|
| VQFN (RHA) | 36 | Ultra Librarian |
주문 및 품질
- RoHS
- REACH
- 디바이스 마킹
- 납 마감/볼 재질
- MSL 등급/피크 리플로우
- MTBF/FIT 예측
- 물질 성분
- 인증 요약
- 지속적인 신뢰성 모니터링
- 팹 위치
- 조립 위치