DS25BR400
- 250 Mbps – 2.5 Gbps Low Jitter Operation
- Optional Fixed Input Equalization
- Selectable Output De-Emphasis
- Individual Loopback Controls
- On-Chip Termination
- +3.3V Supply
- Lead-Less WQFN-60 Pin Package
- (9 mm x9 mm x0.8 mm, 0.5 mm Pitch)
- −40°C to +85°C Industrial Temperature Range
- 6 kV ESD Rating, HBM
The DS25BR400 is a quad 250 Mbps – 2.5 Gbps CML transceiver, or 8-channel buffer, for use in backplane and cable applications. With operation down to 250 Mbps, the DS25BR400 can be used in applications requiring both low and high frequency data rates. Each input stage has a fixed equalizer to reduce ISI distortion from board traces. The equalizers are enabled through two control pins. These control pins provide flexibility in applications where ISI distortion may vary from one direction to another. All output drivers have four selectable steps of de-emphasis to compensate for transmission loss. The de-emphasis blocks are also grouped in fours. In addition, the DS25BR400 also has loopback control capability on four channels. All the CML drivers have 50Ω termination to VCC. All receivers are internally terminated with differential 100Ω.
技術文件
| 類型 | 標題 | 日期 | ||
|---|---|---|---|---|
| * | Data sheet | DS25BR400 Quad 2.5Gbps CML Transceiver w/Transmit De-Emphas & Receive Equal datasheet (Rev. I) | 2013年 2月 19日 |
設計與開發
如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。
PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具
PSpice for TI 設計和模擬環境可讓您使用其內建函式庫來模擬複雜的混合訊號設計。在進行佈局和製造之前,建立完整的終端設備設計和解決方案原型,進而縮短上市時間並降低開發成本。
在 PSpice for TI 設計與模擬工具中,您可以搜尋 TI (...)
TINA-TI — 基於 SPICE 的類比模擬程式
| 封裝 | 針腳 | CAD 符號、佔位空間與 3D 模型 |
|---|---|---|
| WQFN (NKA) | 60 | Ultra Librarian |
訂購與品質
- RoHS
- REACH
- 產品標記
- 鉛塗層/球物料
- MSL 等級/回焊峰值
- MTBF/FIT 估算值
- 材料內容
- 認證摘要
- 進行中持續性的可靠性監測
- 晶圓廠位置
- 組裝地點