SLAAEG4B October 2023 – July 2025 MSPM0C1104 , MSPM0C1105 , MSPM0C1106 , MSPM0H3216 , MSPM0L1306
On MSPM0C1103 and MSPM0C1104, a 4 to 24MHz typical frequency digital clock can be brought into the device to use as the HFCLK source. On MSPM0C1105 and MSPM0C1106, a 4 to 32MHz typical frequency digital clock can be brought into the device to use as the HFCLK source instead of HFXT. And HFCLK_IN and HFXT are mutually exclusive and must not be enabled at the same time.
HFCLK_IN is compatible with digital square wave CMOS clock inputs and a typical duty cycle of 50% is recommended.
Figure 4-5 MSPM0C1103 and MSPM0C1104
External Clock Input HFCLK_IN