SCPS286 July 2025 TPLD2001
ADVANCE INFORMATION
The TPLD2001 has one internal oscillator operating at 25MHz. The user can use the oscillator at this operating frequency for the OSC macro-cell, or the internal oscillator could be bypassed and the operating frequency can come from an external clock.
Following the operating clock input, there are two divider stages that allow users the flexibility of various clock frequencies for use throughout the device.
The first stage divider allows the selection of up to four options from the operating oscillator frequency as listed in Table 7-33. The output of the first divider stage is routed directly to the counter/delay generator macro-cell CLK inputs, where a separate second divider stage is available.
The output of the first divider stage is also routed into a second divider stage within the oscillator macro-cell. The oscillator macro-cell has a separate second stage divider, with an output (OUT0) into the connection mux, see Table 7-34.
| Frequency Option | MIN | TYP | MAX |
|---|---|---|---|
| FREQ0 | 23.75MHz | 25MHz | 26.25MHz |
| EXT | - | - | - |
| Pre-Divider Option | Magnitude |
|---|---|
| P0 | 1 |
| P1 | 2 |
| P2 | 4 |
| P3 | 8 |
| Output Divider Options | Magnitude |
|---|---|
| OD0 | 1 |
| OD1 | 2 |
| OD2 | 3 |
| OD3 | 4 |
| OD4 | 8 |
| OD5 | 12 |
| OD6 | 24 |
| OD7 | 64 |