SLVSH22A May 2024 – September 2025 DRV8000-Q1
PRODUCTION DATA
The half-bridges are disabled by default, once configured to operate in SPI register control mode any high-side or low-side can be enabled by configuring the individual enable bits for high-side (HS_ON) and low-side (LS_ON) in bits OUTx_CTRL in GD_HB_CTRL register.
An example can be used when connecting two half-bridges (OUT1/OUT2, OUT3/OUT4, OUT5/OUT6) as half-bridge X (OUTX) and half-bridge Y (OUTY). The high-side and low-side enable bits of a particular half-bridge are configured to drive the motor in forward mode, reverse mode, brake mode and coast mode as shown below:
| nSLEEP | Half-Bridge X HS | Half-Bridge X LS | Half-Bridge Y HS | Half-Bridge Y LS | OUTX | OUTY | |
|---|---|---|---|---|---|---|---|
| 0 | X | X | X | X | Z | Z | Sleep |
| 1 | 0 | 0 | 0 | 0 | Z | Z | Coast |
| 1 | HS_ON = 1 | LS_ON = 0 | HS_ON = 0 | LS_ON = 1 | H | L | Forward |
| 1 | HS_ON = 0 | LS_ON = 1 | HS_ON = 1 | LS_ON = 0 | L | H | Reverse |
| 1 | HS_ON = 0 | LS_ON = 1 | HS_ON = 0 | LS_ON = 1 | L | L | Brake (low-side) |
| 1 | HS_ON = 1 | LS_ON = 0 | HS_ON = 1 | LS_ON = 0 | H | H | Brake (high-side) |