SLVSH22A May 2024 – September 2025 DRV8000-Q1
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| fSPI | SPI supported clock frequency (1)(2) | 5 | MHz | ||
| tREADY_SPI | SPI ready after power up | 1 | ms | ||
| tCLK | SCLK minimum period | 200 | ns | ||
| tCLKH | SCLK minimum high time | 100 | ns | ||
| tCLKL | SCLK minimum low time | 100 | ns | ||
| tHI_nSCS | nSCS minimum high time | 300 | ns | ||
| tSU_nSCS | nSCS input setup time | 25 | ns | ||
| tH_nSCS | nSCS input hold time | 25 | ns | ||
| tSU_SDI | SDI input data setup time | 25 | ns | ||
| tH_SDI | SDI input data hold time | 25 | ns | ||
| tD_SDO | SDO output data delay time, CL = 20 pF (1) | 60 | ns | ||
| tEN_nSCS | Enable delay time, nSCS low to SDO active | 50 | ns | ||
| tDIS_nSCS | Disable delay time, nSCS high to SDO Hi-Z | 50 | ns | ||