SWRU543B January 2019 – June 2025 CC3230S , CC3230SF , CC3235MODS , CC3235MODSF , CC3235S , CC3235SF
The CC32xx has one instance of an I2C module comprised of both master and slave functions, identified by a unique address. A master-initiated communication generates the clock signal, SCL. For proper operation, the SDA and SCL pin must be configured as an open-drain signal. Both SDA and SCL signals must be connected to a positive supply voltage using a pullup resistor. Figure 7-2 shows a typical I2C bus configuration. The typical pullups needed for proper operation are approximately 2 kΩ.
See Chapter 7 for I2C timing diagrams.
Figure 7-2 I2C Bus Configuration