SBASB89 May 2025 ADS117L14 , ADS117L18
PRODUCTION DATA
The timing of the DOUTx pins is programmable to help meet external requirements. DOUTx is delayed or advanced relative to the FSYNC and DCLK signals over a ±6ns range with an approximate bit weight = 0.3ns, as shown in the Figure 7-42. The timing between the FSYNC and DCLK signals is fixed. The DOUT_DLY[4:0] bits of the DP_CFG2 register programs the DOUTx timing.