SCPS299A May 2025 – September 2025 TXE8116-Q1 , TXE8124-Q1
ADVANCE INFORMATION
The second byte specifies which I/O port will be configured and the multi port enable/disable. The multi port bit allows the device to handle the multiple ports in parallel. When this bit is set to 1, each bit in the data byte (third byte) refers to the individual port. For example, bit 0 in the data byte refers to P0 port, bit 1 refers to P1 port and bit 2 refers to P2 port. All I/Os in a particular port have the same configuration when multi port is enabled.
| CONTROL REGISTER (PORT SELECTION) | Port | ||
|---|---|---|---|
| B14 | B13 | B12 | |
| 0 | 0 | 0 | IO Port 0 |
| 0 | 0 | 1 | IO Port 1 |
| 0 | 1 | 0 | IO Port 2 (Not valid for TXE8116-Q1) |