SCPS299A May 2025 – September 2025 TXE8116-Q1 , TXE8124-Q1
ADVANCE INFORMATION
| MIN | MAX | UNIT | |||
|---|---|---|---|---|---|
| SPI Bus - 10MHz | |||||
| fSCLK | SPI clock frequency; 3.3V < VCC < 5.5V | 10 | MHz | ||
| tCSS | CS to SCLK Rise Setup Time | 50 | ns | ||
| tCSH | SCLK Fall to CS De-asserted Hold Time | 50 | ns | ||
| tCSD | CS Disable Time | 50 | ns | ||
| tDS | SDI to SCLK Setup Time | 10 | ns | ||
| tDH | SDI to SCLK Hold Time | 10 | ns | ||
| tLOW | SCLK Low Time | 45 | ns | ||
| tHIGH | SCLK High Time | 45 | ns | ||
| tV (SDO) | SDO Valid Time | 27 | ns | ||
| tDIS (SDO) | SDO Disable Time | 50 | ns | ||
| SPI Bus - 5MHz | |||||
| fSCLK | SPI clock frequency; 1.65V < VCC < 5.5V | 5 | MHz | ||
| tCSS | CS to SCLK Rise Setup Time | 50 | ns | ||
| tCSH | SCLK Fall to CS De-asserted Hold Time | 100 | ns | ||
| tCSD | CS Disable Time | 100 | ns | ||
| tDS | SDI to SCLK Setup Time | 10 | ns | ||
| tDH | SDI to SCLK Hold Time | 10 | ns | ||
| tLOW | SCLK Low Time | 90 | ns | ||
| tHIGH | SCLK High Time | 90 | ns | ||
| tV (SDO) | SDO Valid Time | 54 | ns | ||
| tDIS (SDO) | SDO Disable Time | 100 | ns | ||