SLVUCI2A March 2023 – May 2025 AM68 , AM68A , AM69 , AM69A , TDA4AH-Q1 , TDA4AL-Q1 , TDA4AP-Q1 , TDA4APE-Q1 , TDA4VE-Q1 , TDA4VH-Q1 , TDA4VL-Q1 , TDA4VP-Q1 , TDA4VPE-Q1 , TPS6594-Q1
| Change | Impact of change |
|---|---|
| Update NVM revision to 5, see Table 4-2. | None. |
| Watchdog enabled by default with 13 minute long window. | MCU software must boot and configure watchdog within 13 minutes of nRSTOUT going high. |
| Change default GPIO9 function from GPIO to WD_DISABLE. | GPIO9 starts as an input to set WD_PWRHOLD bit, then changes to
an output. In Development: Customer has option to use external PU resistor to set WD_PWRHOLD =1 In End Equipment: No impact to function |
| TO_ACTIVE sequence has 500us delay between LDO3 and BUCK5, seeFigure 5-11 | In systems with split power groups, PMIC BUCK5 powers up fully before PMIC LDO3. Overall sequence time remains the same. |
| LDO2 OV/UV Threshold changed from 5% to 10%, see Table 4-4 | When used as 3.3V load switch, PG Window changes to that of VCCA. Customer can tighten after boot. |