SPRADO2C November 2024 – September 2025 AM62A1-Q1 , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62D-Q1
A number of the processor IOs (LVCMOS or SDIO buffer type) support multiplexing of multiple (different) functions on the same pin. The required IO function can be chosen from the supported multiple functions. The list of functions available for each IO (pad) is listed in the SIGNAL NAME column in the Pin Attributes table of the processor-specific data sheet.
The required function is configured using the MUXMODE field of the relevant (associated) pad configuration register. The PADCFG_CTRL0_CFG0_PADCONFIG0 to PADCFG_CTRL0_CFG0_PADCONFIG150 registers support (can be used) the signal multiplexing of the IOs in the processor MAIN domain and MCU_PADCFG_CTRL0_CFG0_PADCONFIG0 to MCU_PADCFG_CTRL0_CFG0_PADCONFIG33 registers support (can be used) the signal multiplexing of the IOs in the processor MCU domain.
The Description in the Pad Configuration Register Bits table in Pad Configuration Register Functional Description subsection of the Pad Configuration Registers section of the processor-specific TRM summarizes the Bit Field description, supported configurations and the Reset Values for the PADCONFIG registers. The recommendation is to review and follow the notes listed at the end of the table while configuring the PADCONFIG registers. The recommendation is to not (never) set the RXACTIVE bit without a valid logic input being sourced to the pin that is associated with the respective PADCONFIG register. A floating input can damage the processor IO or affect the reliability of the processor. ST_EN bit is set by default. The recommendation is to verify the ST_EN bit and set the bit to 1 in case the bit value has been reset to 0. The recommendation is to not modify the default value of the bit. A summary of all the PADCONFIG registers default configuration is listed in the Pad Configuration PADCONFIG Registers table in the Pad Configuration PADCONFIG Registers subsection of Pad Configuration Registers section of the processor-specific TRM.
For more information, see the following FAQ: