SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
Each of the four HLC events has a dedicated address from which instructions are executed. Events are selected from the set of signals listed in Table 25-8. The lowest numbered event (Event 0) has the highest priority, and the highest numbered event (Event 3) has the lowest priority.
| Index | HLC Event Mux |
|---|---|
| 0 | Always 0 |
| 1 | COUNTER_0 MATCH2 |
| 2 | COUNTER_0 ZERO |
| 3 | COUNTER_0 MATCH1 |
| 4 | FSM_0 STATE_BIT_0 |
| 5 | FSM_0 STATE_BIT_1 |
| 6 | FSM_0 LUT output |
| 7 | LUT4_0 output |
| 8 | Always 1 |
| 9 | COUNTER_1 MATCH2 |
| 10 | COUNTER_1 ZERO |
| 11 | COUNTER_1 MATCH1 |
| 12 | FSM_1 STATE_BIT_0 |
| 13 | FSM_1 STATE_BIT_1 |
| 14 | FSM_1 LUT output |
| 15 | LUT4_1 output |
| 16 | Always ‘0’ |
| 17 | COUNTER_2 MATCH2 |
| 18 | COUNTER_2 ZERO |
| 19 | COUNTER_2 MATCH1 |
| 20 | FSM_2 STATE_BIT_0 |
| 21 | FSM_2 STATE_BIT_1 |
| 22 | FSM_2 LUT output |
| 23 | LUT4_2 output |
| 24 | External Input 0 |
| 25 | External Input 1 |
| 26 | External Input 2 |
| 27 | External Input 3 |
| 28 | External Input 4 |
| 29 | External Input 5 |
| 30 | External Input 6 |
| 31 | External Input 7 |