SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
This section details the boot status RAM location and the bit field definitions. When the specific bit field is set, the described event or action has occurred.
| Description | Address |
|---|---|
| CPU Boot ROM Status | 0x0000 002C |
| Bit | Description |
|---|---|
| 31 | CPU Boot ROM has finished running |
| 30 | Boot ROM detected a missing clock NMI |
| 29 | Boot ROM detected a RAM bit error NMI |
| 28 | Boot ROM detected a Flash bit error NMI |
| 27 | Boot ROM detected CPU HWBIST error NMI |
| 25 | Boot ROM detected PIE vector error NMI |
| 20 | Boot ROM detected OVF NMI |
| 19 | Boot ROM detected a PIE mismatch |
| 17 | Boot ROM detected an ITRAP |
| 15 | Boot ROM handled POR |
| 14 | Boot ROM handled XRS |
| 13 | Boot ROM handled HWBIST reset |
| 12 | Boot ROM handled hibernate reset |
| 11 | Boot ROM handled all the resets |
| 10 | DCSM initialization has completed |
| 9 | Flash boot has started |
| 8 | CPU Boot ROM has started running |