| EQEP0 | EQEP0_eqep_int_0 | GICSS0_spi_148 | GICSS0 | EQEP0 interrupt request | pulse |
| EQEP0 | EQEP0_eqep_int_0 | R5FSS0_CORE0_intr_86 | R5FSS0_CORE0 | EQEP0 interrupt request | pulse |
| EQEP0 | EQEP0_eqep_int_0 | WKUP_R5FSS0_CORE0_intr_244 | WKUP_R5FSS0_CORE0 | EQEP0 interrupt request | pulse |
| EQEP0 | EQEP0_eqep_int_0 | MCU_R5FSS0_CORE0_cpu0_intr_86 | MCU_R5FSS0_CORE0 | EQEP0 interrupt request | pulse |
| EQEP0 | EQEP0_eqep_int_0 | C7X256V0_CLEC_gic_spi_148 | C7X256V0_CLEC | EQEP0 interrupt request | pulse |
| EQEP0 | EQEP0_eqep_int_0 | C7X256V1_CLEC_gic_spi_148 | C7X256V1_CLEC | EQEP0 interrupt request | pulse |
| EQEP1 | EQEP1_eqep_int_0 | GICSS0_spi_149 | GICSS0 | EQEP1 interrupt request | pulse |
| EQEP1 | EQEP1_eqep_int_0 | R5FSS0_CORE0_intr_87 | R5FSS0_CORE0 | EQEP1 interrupt request | pulse |
| EQEP1 | EQEP1_eqep_int_0 | WKUP_R5FSS0_CORE0_intr_245 | WKUP_R5FSS0_CORE0 | EQEP1 interrupt request | pulse |
| EQEP1 | EQEP1_eqep_int_0 | MCU_R5FSS0_CORE0_cpu0_intr_87 | MCU_R5FSS0_CORE0 | EQEP1 interrupt request | pulse |
| EQEP1 | EQEP1_eqep_int_0 | C7X256V0_CLEC_gic_spi_149 | C7X256V0_CLEC | EQEP1 interrupt request | pulse |
| EQEP1 | EQEP1_eqep_int_0 | C7X256V1_CLEC_gic_spi_149 | C7X256V1_CLEC | EQEP1 interrupt request | pulse |
| EQEP2 | EQEP2_eqep_int_0 | GICSS0_spi_150 | GICSS0 | EQEP2 interrupt request | pulse |
| EQEP2 | EQEP2_eqep_int_0 | R5FSS0_CORE0_intr_88 | R5FSS0_CORE0 | EQEP2 interrupt request | pulse |
| EQEP2 | EQEP2_eqep_int_0 | WKUP_R5FSS0_CORE0_intr_246 | WKUP_R5FSS0_CORE0 | EQEP2 interrupt request | pulse |
| EQEP2 | EQEP2_eqep_int_0 | MCU_R5FSS0_CORE0_cpu0_intr_88 | MCU_R5FSS0_CORE0 | EQEP2 interrupt request | pulse |
| EQEP2 | EQEP2_eqep_int_0 | C7X256V0_CLEC_gic_spi_150 | C7X256V0_CLEC | EQEP2 interrupt request | pulse |
| EQEP2 | EQEP2_eqep_int_0 | C7X256V1_CLEC_gic_spi_150 | C7X256V1_CLEC | EQEP2 interrupt request | pulse |