| DMPAC0 | DMPAC0_dft_lbist_bist_done_0 | WKUP_R5FSS0_CORE0_intr_3 | WKUP_R5FSS0_CORE0 | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_dft_lbist_bist_done_0 | MCU_R5FSS0_CORE0_cpu0_intr_3 | MCU_R5FSS0_CORE0 | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_dmpac_level_0 | MAIN_GPIOMUX_INTROUTER0_in_196 | MAIN_GPIOMUX_INTROUTER0 | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_dmpac_level_0 | R5FSS0_CORE0_intr_5 | R5FSS0_CORE0 | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_dmpac_level_0 | WKUP_R5FSS0_CORE0_intr_62 | WKUP_R5FSS0_CORE0 | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_dmpac_level_0 | MCU_R5FSS0_CORE0_cpu0_intr_5 | MCU_R5FSS0_CORE0 | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_dmpac_level_0 | C7X256V0_CLEC_gic_spi_50 | C7X256V0_CLEC | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_dmpac_level_0 | C7X256V1_CLEC_gic_spi_50 | C7X256V1_CLEC | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_dmpac_level_1 | MAIN_GPIOMUX_INTROUTER0_in_197 | MAIN_GPIOMUX_INTROUTER0 | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_dmpac_level_1 | R5FSS0_CORE0_intr_6 | R5FSS0_CORE0 | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_dmpac_level_1 | WKUP_R5FSS0_CORE0_intr_96 | WKUP_R5FSS0_CORE0 | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_dmpac_level_1 | MCU_R5FSS0_CORE0_cpu0_intr_6 | MCU_R5FSS0_CORE0 | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_dmpac_level_1 | C7X256V0_CLEC_gic_spi_51 | C7X256V0_CLEC | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_dmpac_level_1 | C7X256V1_CLEC_gic_spi_51 | C7X256V1_CLEC | DMPAC0 interrupt request | level |
| DMPAC0 | DMPAC0_ecc_corrected_err_pulse_0 | ESM0_esm_pls_event0_250 | ESM0 | DMPAC0 interrupt request | pulse |
| DMPAC0 | DMPAC0_ecc_corrected_err_pulse_0 | ESM0_esm_pls_event1_250 | ESM0 | DMPAC0 interrupt request | pulse |
| DMPAC0 | DMPAC0_ecc_corrected_err_pulse_0 | ESM0_esm_pls_event2_250 | ESM0 | DMPAC0 interrupt request | pulse |
| DMPAC0 | DMPAC0_ecc_uncorrected_err_pulse_0 | ESM0_esm_pls_event0_251 | ESM0 | DMPAC0 interrupt request | pulse |
| DMPAC0 | DMPAC0_ecc_uncorrected_err_pulse_0 | ESM0_esm_pls_event1_251 | ESM0 | DMPAC0 interrupt request | pulse |
| DMPAC0 | DMPAC0_ecc_uncorrected_err_pulse_0 | ESM0_esm_pls_event2_251 | ESM0 | DMPAC0 interrupt request | pulse |
| DMPAC0 | DMPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_cpu_0 | R5FSS0_CORE0_intr_113 | R5FSS0_CORE0 | DMPAC0 interrupt request | pulse |
| DMPAC0 | DMPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_cpu_0 | WKUP_R5FSS0_CORE0_intr_113 | WKUP_R5FSS0_CORE0 | DMPAC0 interrupt request | pulse |
| DMPAC0 | DMPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_cpu_0 | MCU_R5FSS0_CORE0_cpu0_intr_113 | MCU_R5FSS0_CORE0 | DMPAC0 interrupt request | pulse |
| DMPAC0 | DMPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_cpu_0 | ESM0_esm_pls_event0_244 | ESM0 | DMPAC0 interrupt request | pulse |
| DMPAC0 | DMPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_cpu_0 | ESM0_esm_pls_event1_244 | ESM0 | DMPAC0 interrupt request | pulse |
| DMPAC0 | DMPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_cpu_0 | ESM0_esm_pls_event2_244 | ESM0 | DMPAC0 interrupt request | pulse |
| DMPAC0 | DMPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_safety_error_0 | ESM0_esm_lvl_event_106 | ESM0 | DMPAC0 interrupt request | level |