| PCIE0 | PCIE0_pcie_cpts_comp_0 | EPWM0_epwm_syncin_0 | EPWM0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_cpts_comp_0 | DMASS0_INTAGGR_0_intaggr_levi_pend_1 | DMASS0_INTAGGR_0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_cpts_comp_0 | GICSS0_spi_49 | GICSS0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_cpts_comp_0 | R5FSS0_CORE0_intr_49 | R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_cpts_comp_0 | WKUP_R5FSS0_CORE0_intr_49 | WKUP_R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_cpts_comp_0 | MCU_R5FSS0_CORE0_cpu0_intr_49 | MCU_R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_cpts_comp_0 | C7X256V0_CLEC_gic_spi_49 | C7X256V0_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_cpts_comp_0 | C7X256V1_CLEC_gic_spi_49 | C7X256V1_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_cpts_genf0_0 | TIMESYNC_EVENT_INTROUTER0_in_4 | TIMESYNC_EVENT_INTROUTER0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_cpts_hw1_push_0 | TIMESYNC_EVENT_INTROUTER0_in_5 | TIMESYNC_EVENT_INTROUTER0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_cpts_pend_0 | GICSS0_spi_121 | GICSS0 | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_cpts_pend_0 | R5FSS0_CORE0_intr_53 | R5FSS0_CORE0 | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_cpts_pend_0 | MCU_R5FSS0_CORE0_cpu0_intr_53 | MCU_R5FSS0_CORE0 | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_cpts_pend_0 | C7X256V0_CLEC_gic_spi_121 | C7X256V0_CLEC | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_cpts_pend_0 | C7X256V1_CLEC_gic_spi_121 | C7X256V1_CLEC | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_cpts_sync_0 | TIMESYNC_EVENT_INTROUTER0_in_6 | TIMESYNC_EVENT_INTROUTER0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_downstream_pulse_0 | GICSS0_spi_162 | GICSS0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_downstream_pulse_0 | R5FSS0_CORE0_intr_99 | R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_downstream_pulse_0 | WKUP_R5FSS0_CORE0_intr_98 | WKUP_R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_downstream_pulse_0 | MCU_R5FSS0_CORE0_cpu0_intr_99 | MCU_R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_downstream_pulse_0 | C7X256V0_CLEC_gic_spi_162 | C7X256V0_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_downstream_pulse_0 | C7X256V1_CLEC_gic_spi_162 | C7X256V1_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_dpa_pulse_0 | GICSS0_spi_163 | GICSS0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_dpa_pulse_0 | R5FSS0_CORE0_intr_126 | R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_dpa_pulse_0 | WKUP_R5FSS0_CORE0_intr_99 | WKUP_R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_dpa_pulse_0 | MCU_R5FSS0_CORE0_cpu0_intr_126 | MCU_R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_dpa_pulse_0 | C7X256V0_CLEC_gic_spi_163 | C7X256V0_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_dpa_pulse_0 | C7X256V1_CLEC_gic_spi_163 | C7X256V1_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_ecc0_corr_level_0 | ESM0_esm_lvl_event_180 | ESM0 | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_ecc0_uncorr_level_0 | ESM0_esm_lvl_event_181 | ESM0 | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_ecc1_uncorr_level_0 | ESM0_esm_lvl_event_182 | ESM0 | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_error_pulse_0 | GICSS0_spi_125 | GICSS0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_error_pulse_0 | C7X256V0_CLEC_gic_spi_125 | C7X256V0_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_error_pulse_0 | C7X256V1_CLEC_gic_spi_125 | C7X256V1_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_flr_pulse_0 | GICSS0_spi_126 | GICSS0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_flr_pulse_0 | C7X256V0_CLEC_gic_spi_126 | C7X256V0_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_flr_pulse_0 | C7X256V1_CLEC_gic_spi_126 | C7X256V1_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_hot_reset_pulse_0 | GICSS0_spi_123 | GICSS0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_hot_reset_pulse_0 | R5FSS0_CORE0_intr_55 | R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_hot_reset_pulse_0 | WKUP_R5FSS0_CORE0_intr_55 | WKUP_R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_hot_reset_pulse_0 | MCU_R5FSS0_CORE0_cpu0_intr_55 | MCU_R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_hot_reset_pulse_0 | C7X256V0_CLEC_gic_spi_123 | C7X256V0_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_hot_reset_pulse_0 | C7X256V1_CLEC_gic_spi_123 | C7X256V1_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_legacy_pulse_0 | GICSS0_spi_127 | GICSS0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_legacy_pulse_0 | C7X256V0_CLEC_gic_spi_127 | C7X256V0_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_legacy_pulse_0 | C7X256V1_CLEC_gic_spi_127 | C7X256V1_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_link_state_pulse_0 | GICSS0_spi_131 | GICSS0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_link_state_pulse_0 | C7X256V0_CLEC_gic_spi_131 | C7X256V0_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_link_state_pulse_0 | C7X256V1_CLEC_gic_spi_131 | C7X256V1_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_local_level_0 | GICSS0_spi_137 | GICSS0 | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_local_level_0 | C7X256V0_CLEC_gic_spi_137 | C7X256V0_CLEC | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_local_level_0 | C7X256V1_CLEC_gic_spi_137 | C7X256V1_CLEC | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_phy_level_0 | GICSS0_spi_142 | GICSS0 | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_phy_level_0 | C7X256V0_CLEC_gic_spi_142 | C7X256V0_CLEC | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_phy_level_0 | C7X256V1_CLEC_gic_spi_142 | C7X256V1_CLEC | PCIE0 interrupt request | level |
| PCIE0 | PCIE0_pcie_ptm_valid_pulse_0 | TIMESYNC_EVENT_INTROUTER0_in_7 | TIMESYNC_EVENT_INTROUTER0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_ptm_valid_pulse_0 | GICSS0_spi_124 | GICSS0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_ptm_valid_pulse_0 | R5FSS0_CORE0_intr_165 | R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_ptm_valid_pulse_0 | MCU_R5FSS0_CORE0_cpu0_intr_165 | MCU_R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_ptm_valid_pulse_0 | C7X256V0_CLEC_gic_spi_124 | C7X256V0_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_ptm_valid_pulse_0 | C7X256V1_CLEC_gic_spi_124 | C7X256V1_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_pwr_state_pulse_0 | GICSS0_spi_122 | GICSS0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_pwr_state_pulse_0 | R5FSS0_CORE0_intr_54 | R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_pwr_state_pulse_0 | WKUP_R5FSS0_CORE0_intr_54 | WKUP_R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_pwr_state_pulse_0 | MCU_R5FSS0_CORE0_cpu0_intr_54 | MCU_R5FSS0_CORE0 | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_pwr_state_pulse_0 | C7X256V0_CLEC_gic_spi_122 | C7X256V0_CLEC | PCIE0 interrupt request | pulse |
| PCIE0 | PCIE0_pcie_pwr_state_pulse_0 | C7X256V1_CLEC_gic_spi_122 | C7X256V1_CLEC | PCIE0 interrupt request | pulse |