| DPHY_RX0 | RXCLKN | CSI0_RXCLKN (PIN) | | clock lane differential pair in |
| DPHY_RX0 | RXCLKP | CSI0_RXCLKP (PIN) | | clock lane differential pair in |
| DPHY_RX0 | MAIN_CLK | MAIN_SYSCLK0/4 | | clock for lane module state machine and analog reference clock |
| DPHY_RX1 | RXCLKN | CSI1_RXCLKN (PIN) | | clock lane differential pair in |
| DPHY_RX1 | RXCLKP | CSI1_RXCLKP (PIN) | | clock lane differential pair in |
| DPHY_RX1 | MAIN_CLK | MAIN_SYSCLK0/4 | | clock for lane module state machine and analog reference clock |
| DPHY_RX2 | RXCLKN | CSI2_RXCLKN (PIN) | | clock lane differential pair in |
| DPHY_RX2 | RXCLKP | CSI2_RXCLKP (PIN) | | clock lane differential pair in |
| DPHY_RX2 | MAIN_CLK | MAIN_SYSCLK0/4 | | clock for lane module state machine and analog reference clock |
| DPHY_RX3 | RXCLKN | CSI3_RXCLKN (PIN) | | clock lane differential pair in |
| DPHY_RX3 | RXCLKP | CSI3_RXCLKP (PIN) | | clock lane differential pair in |
| DPHY_RX3 | MAIN_CLK | MAIN_SYSCLK0/4 | | clock for lane module state machine and analog reference clock |