7 |
FORCE_INDET |
R/W |
0h |
Reset by:
WATCHDOG
REG_RST
|
Force D+/D- detection
Type : RW
POR: 0b
0h = Do NOT force D+/D- detection (default)
1h = Force D+/D- algorithm, when D+/D- detection is done, this bit will be reset to 0
|
6 |
AUTO_INDET_EN |
R/W |
1h |
Reset by:
WATCHDOG
REG_RST
|
Automatic D+/D- Detection Enable
Type : RW
POR: 1b
0h = Disable D+/D- detection when VBUS is plugged-in
1h = Enable D+/D- detection when VBUS is plugged-in (default)
|
5 |
EN_12V |
R/W |
0h |
Reset by:
REG_RST
|
EN_12V HVDC
Type : RW
POR: 0b
0h = Disable 12V mode in HVDCP (default)
1h = Enable 12V mode in HVDCP
|
4 |
EN_9V |
R/W |
0h |
Reset by:
REG_RST
|
EN_9V HVDC
Type : RW
POR: 0b
0h = Disable 9V mode in HVDCP (default)
1h = Enable 9V mode in HVDCP
|
3 |
HVDCP_EN |
R/W |
0h |
Reset by:
REG_RST
|
High voltage DCP enable.
Type : RW
POR: 0b
0h = Disable HVDCP handshake (default)
1h = Enable HVDCP handshake
|
2-1 |
SDRV_CTRL_1:0 |
R/W |
0h |
Reset by:
REG_RST
|
SFET control
The external ship FET control logic to force the device enter different modes.
Type : RW
POR: 00b
0h = IDLE (default)
1h = Shutdown Mode
2h = Ship Mode
3h = System Power Reset
|
0 |
SDRV_DLY |
R/W |
0h |
Reset by:
REG_RST
|
Delay time added to the taking action in bit [2:1] of the SFET control
Type : RW
POR: 0b
0h = Add 10s delay time (default)
1h = Do NOT add 10s delay time
|