7 |
SFET_PRESENT |
R/W |
0h |
|
The user has to set this bit based on whether a ship FET is populated or not. The POR default value is 0, which means the charger does not support all the features associated with the ship FET. The register bits list below all are locked at 0.
EN_BATOC=0
FORCE_SFET_OFF=0
SDRV_CTRL=00
When this bit is set to 1, the register bits list above become programmable, and the charger can support the features associated with the ship FET
Type : RW
POR: 0b
0h = No ship FET populated
1h = Ship FET populated
|
6 |
RESERVED |
R |
0h |
|
Reserved |
5 |
EN_IBAT |
R/W |
0h |
Reset by:
WATCHDOG
REG_RST
|
IBAT pin output enable
Type : RW
POR: 0b
0h = IBAT pin output is disabled (default)
1h = IBAT pin output is enable
|
4-3 |
IBAT_REG_1:0 |
R/W |
2h |
Reset by:
WATCHDOG
REG_RST
|
Battery discharging current regulation in OTG mode
Type : RW
POR: 10b
0h = 3A
1h = 4A
2h = 5A (default)
3h = Disable
|
2 |
EN_IINDPM |
R/W |
1h |
Reset by:
WATCHDOG
REG_RST
|
Enable the internal IINDPM register input current regulation
Type : RW
POR: 1b
0h = Disable
1h = Enable (default)
|
1 |
EN_EXTILIM |
R/W |
1h |
Reset by:
REG_RST
|
Enable the external ILIM_HIZ pin input current regulation
Type : RW
POR: 1b
0h = Disable
1h = Enable (default)
|
0 |
EN_BATOC |
R/W |
0h |
Reset by:
WATCHDOG
REG_RST
|
Enable the battery discharging current OCP
Type : RW
POR: 0b
0h = Disable (default)
1h = Enable
|