SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
| Register Name | Type | Register Width (Bits) | Address Offset | Physical Address (IPU1 Private Access) | Physical Address (L3_MAIN Access) |
|---|---|---|---|---|---|
| CACHE_MMU_LARGE_ADDR_i (1) | RW | 32 | 0x0000 0000 + (0x4 * i) | 0x5508 0800 + (0x4 * i) | 0x5888 0800 + (0x4 * i) |
| CACHE_MMU_LARGE_XLTE_i (1) | RW | 32 | 0x0000 0020 + (0x4 * i) | 0x5508 0820 + (0x4 * i) | 0x5888 0820 + (0x4 * i) |
| CACHE_MMU_LARGE_POLICY_i (1) | RW | 32 | 0x0000 0040 + (0x4 * i) | 0x5508 0840 + (0x4 * i) | 0x5888 0840 + (0x4 * i) |
| CACHE_MMU_MED_ADDR_j (2) | RW | 32 | 0x0000 0060 + (0x4 * j) | 0x5508 0860 + (0x4 * j) | 0x5888 0860 + (0x4 * j) |
| CACHE_MMU_MED_XLTE_j (2) | RW | 32 | 0x0000 00A0 + (0x4 * j) | 0x5508 08A0 + (0x4 * j) | 0x5888 08A0 + (0x4 * j) |
| CACHE_MMU_MED_POLICY_j (2) | RW | 32 | 0x0000 00E0 + (0x4 *j) | 0x5508 08E0 + (0x4 * j) | 0x5888 08E0 + (0x4 * j) |
| CACHE_MMU_SMALL_ADDR_k (3) | RW | 32 | 0x0000 0120 + (0x4 * k) | 0x5508 0920 + (0x4 * k) | 0x5888 0920 + (0x4 * k) |
| CACHE_MMU_SMALL_XLTE_k (3) | RW | 32 | 0x0000 01A0 + (0x4 * k) | 0x5508 09A0 + (0x4 * k) | 0x5888 09A0 + (0x4 * k) |
| CACHE_MMU_SMALL_POLICY_k (3) | RW | 32 | 0x0000 0220 + (0x4 * k) | 0x5508 0A20 + (0x4 * k) | 0x5888 0A20 + (0x4 * k) |
| CACHE_MMU_SMALL_MAINT_k (3) | RW | 32 | 0x0000 02A0 + (0x4 * k) | 0x5508 0AA0 + (0x4 * k) | 0x5888 0AA0 + (0x4 * k) |
| Reserved | RW | 32 | 0x0000 04A8 | 0x5508 0CA8 | 0x5888 0CA8 |
| Reserved | RW | 32 | 0x0000 04AC | 0x5508 0CAC | 0x5888 0CAC |
| Reserved | RW | 32 | 0x0000 04B0 | 0x5508 0CB0 | 0x5888 0CB0 |
| Reserved | R | 32 | 0x0000 04B4 | 0x5508 0CB4 | 0x5888 0CB4 |
| CACHE_MMU_MMUCONFIG | RW | 32 | 0x0000 04B8 | 0x5508 0CB8 | 0x5888 0CB8 |
| Register Name | Type | Register Width (Bits) | Address Offset | Physical Address (IPU2 Private Access) | Physical Address (L3_MAIN Access) |
|---|---|---|---|---|---|
| CACHE_MMU_LARGE_ADDR_i (1) | RW | 32 | 0x0000 0000 + (0x4 * i) | 0x5508 0800 + (0x4 * i) | 0x5508 0800 + (0x4 * i) |
| CACHE_MMU_LARGE_XLTE_i (1) | RW | 32 | 0x0000 0020 + (0x4 * i) | 0x5508 0820 + (0x4 * i) | 0x5508 0820 + (0x4 * i) |
| CACHE_MMU_LARGE_POLICY_i (1) | RW | 32 | 0x0000 0040 + (0x4 * i) | 0x5508 0840 + (0x4 * i) | 0x5508 0840 + (0x4 * i) |
| CACHE_MMU_MED_ADDR_j (2) | RW | 32 | 0x0000 0060 + (0x4 * j) | 0x5508 0860 + (0x4 * j) | 0x5508 0860 + (0x4 * j) |
| CACHE_MMU_MED_XLTE_j (2) | RW | 32 | 0x0000 00A0 + (0x4 * j) | 0x5508 08A0 + (0x4 * j) | 0x5508 08A0 + (0x4 * j) |
| CACHE_MMU_MED_POLICY_j (2) | RW | 32 | 0x0000 00E0 + (0x4 *j) | 0x5508 08E0 + (0x4 * j) | 0x5508 08E0 + (0x4 * j) |
| CACHE_MMU_SMALL_ADDR_k (3) | RW | 32 | 0x0000 0120 + (0x4 * k) | 0x5508 0920 + (0x4 * k) | 0x5508 0920 + (0x4 * k) |
| CACHE_MMU_SMALL_XLTE_k (3) | RW | 32 | 0x0000 01A0 + (0x4 * k) | 0x5508 09A0 + (0x4 * k) | 0x5508 09A0 + (0x4 * k) |
| CACHE_MMU_SMALL_POLICY_k (3) | RW | 32 | 0x0000 0220 + (0x4 * k) | 0x5508 0A20 + (0x4 * k) | 0x5508 0A20 + (0x4 * k) |
| CACHE_MMU_SMALL_MAINT_k (3) | RW | 32 | 0x0000 02A0 + (0x4 * k) | 0x5508 0AA0 + (0x4 * k) | 0x5508 0AA0 + (0x4 * k) |
| Reserved | RW | 32 | 0x0000 04A8 | 0x5508 0CA8 | 0x5508 0CA8 |
| Reserved | RW | 32 | 0x0000 04AC | 0x5508 0CAC | 0x5508 0CAC |
| Reserved | RW | 32 | 0x0000 04B0 | 0x5508 0CB0 | 0x5508 0CB0 |
| Reserved | R | 32 | 0x0000 04B4 | 0x5508 0CB4 | 0x5508 0CB4 |
| CACHE_MMU_MMUCONFIG | RW | 32 | 0x0000 04B8 | 0x5508 0CB8 | 0x5508 0CB8 |